![Geehy SEMICONDUCTOR APM32F030x4x6x8xC User Manual Download Page 27](http://html1.mh-extra.com/html/geehy-semiconductor/apm32f030x4x6x8xc/apm32f030x4x6x8xc_user-manual_573629027.webp)
www.geehy.com Page 26
Field
Name
R/W
Description
11:8
EINT10
R/W
EINT10 Configure
These bits are controlled by software to be rewritten to select the external
interrupt source of EINT10.
The selected external interrupt sources represented by values of the bits
are shown in Table 16
15:12
EINT11
R/W
EINT11 Configure
These bits are controlled by software to be rewritten to select the external
interrupt source of EINT11.
The selected external interrupt sources represented by values of the bits
are shown in Table 16
31:16
Reserved
External interrupt register 4 (SYSCFG_EINTCFG4)
These bits are controlled by software to be rewritten to select the external
interrupt source of EINTx(x=12 to 15). The selected external interrupt sources
represented by values of the EINTx [3:0] are shown in Table 16.
Offset address: 0x14
Reset value: 0x0000 0000
Field
Name
R/W
Description
3:0
EINT12
R/W
EINT12 Configure
These bits are controlled by software to be rewritten to select the external
interrupt source of EINT12.
The selected external interrupt sources represented by values of the bits
are shown in Table 16.
7:4
EINT13
R/W
EINT13 Configure
These bits are controlled by software to be rewritten to select the external
interrupt source of EINT13.
The selected external interrupt sources represented by values of the bits
are shown in Table 16.
11:8
EINT14
R/W
EINT14 Configure
These bits are controlled by software to be rewritten to select the external
interrupt source of EINT14.
The selected external interrupt sources represented by values of the bits
are shown in Table 16.
15:12
EINT15
R/W
EINT15 Configure
These bits are controlled by software to be rewritten to select the external
interrupt source of EINT15.
The selected external interrupt sources represented by values of the bits
are shown in Table 16.
31:16
Reserved
Configuration register 2 (SYSCFG_CFG2)
Offset address: 0x18
Reset value: 0x0000
Field
Name
R/W
Description
0
LOCK
R/W
Core LOCKUP Enable
This bit is set by software and cleared by system reset.
It can enable and lock the connection between Arm
®
Crotex
®
-
M0+
LOCKUP Hardfault (hardware error) output and TMR1/15/16/17
break input.
1
SRAMLOCK
R/W
SRAM Parity Check Lock
This bit is set by software and is cleared by system reset.
Can enable and lock the connection between SRAM parity error
signal and TMR1/15/16/17 break input.
7:2
Reserved