AT32F425
Series Reference Manual
2022.03.30
Page 112
Ver 2.01
9.4.7
DMA channel source register (DMA_SRC_SEL0)
Access: 0 wait state, accessible by bytes, half-words or words.
Bit
Register
Reset value
Type
Description
Bit 31: 24 CH4_SRC
0x00
rw
CH4 source select
When DMA_FLEX_EN=1, channel 4 is selected by the
CH4_SRC. Refer to
Section 9.3.7
Bit 23: 16 CH3_SRC
0x00
rw
CH3 source select
When DMA_FLEX_EN=1, channel 3 is selected by the
CH3_SRC. Refer to
Section 9.3.7
Bit 15: 8
CH2_SRC
0x00
rw
CH2 source select
When DMA_FLEX_EN=1, channel 2 is selected by the
CH2_SRC. Refer to
Section 9.3.7
Bit 7: 0
CH1_SRC
0x00
rw
CH1 source select
When DMA_FLEX_EN=1, channel 1 is selected by the
CH1_SRC. Refer to
Section 9.3.7
9.4.8
DMA channel source register1 (DMA_SRC_SEL1)
Access: 0 wait state, accessible by bytes, half-words or words.
Bit
Register
Reset value
Type
Description
Bit 31: 25 Reserved
0x00
resd
Kept at its default value.
Bit 24
DMA_FLEX_EN
0x00
rw
DMA flexible mapping mode selection
0: Fixed mapping mode
1: Flexible mappingmode
Bit 23: 16 CH7_SRC
0x00
rw
CH7 source select
When DMA_FLEX_EN=1, channel 7 is selected by the
CH7_SRC. Refer to
Section 9.3.7
Bit 15: 8
CH6_SRC
0x00
rw
CH6 source select
When DMA_FLEX_EN=1, channel 6 is selected by the
CH6_SRC. Refer to
Section 9.3.7
for more information.
Bit 7: 0
CH5_SRC
0x00
rw
CH5 source select
When DMA_FLEX_EN=1, channel 5 is selected by the
CH5_SRC. Refer to
Section 9.3.7