AT32F425
Series Reference Manual
2022.03.30
Page 43
Ver 2.01
3
Power control (PWC)
3.1 Introduction
AT32F425 operating voltage supply is 2.4 V ~ 3.6 V, with a temperature range of -40~+105
℃
. To reduce
power consumption, this series provides three types of power saving modes, including Sleep, Deepsleep
and Standby modes so as to achieve the best tradeoff among the conflicting demands of CPU operating
time, speed and power consumption.The AT32F425 series have two power domains
-
VDD/VDDA
domain and 1.2 V domain. The VDD/VDDA domain is supplied directly by external power, the 1.2 V
domain is powered by an embedded LDO in the VDD/VDDA domain.
Figure 3-1 Block diagram of each power s upply
Wake Up Logic
I/O Ring
(V
SSA
) V
REF-
(From 2.4 V up to V
DDA
) V
REF+
(V
DD
) V
DDA
(V
SS
) V
SSA
V
SS
V
DD
LDO
POR
VDD Power domain
1.2v Power domain
VDD Power domain
VDDA Power domain
CPU
WDT
LICK
Memory
Digital
Peripherals
PLL
HICK
PVM
sleeping
deepsleep
LEXT
ERTC
CRM BPDC
Register
A/D Converter
3.2 Main Features
Two power domains: VDD/VDDA domain and 1.2 V domain
Three types of power saving modes: Sleep mode, Deepsleep mode, and Standby mode
Internal voltage regulator supplies 1.2 V voltage source for the core domain
Power voltage detector is provided to issue an interrupt when the supply voltage is lower or
higher than a programmed threshold
The battery powered domain is powered by V
BAT
when VDD is powered off
VDD/VDDA applies separated digital and analog module to reduce noise on external power