AT32F425
Series Reference Manual
2022.03.30
Page 228
Ver 2.01
Figure 14-58
Example of TMR break function
CxORAW
Delay
Delay
Delay
CxEN
CxCEN
CxIOS
CxCIOS
CxCOUT
CxOUT
BRK
AOEN
14.4.3.6 TMR synchronization
The timers are linked together internnaly for timer synchronization. Master timer is selected by setting
the PTOS[2: 0] bit; Slave timer is selected by setting the SMSEL[2: 0] bit.
Slave modes include:
Slave mode: Reset mode
The counter and its prescaler can be reset by a selected trigger signal. An overflow event
can be generated when OVFS=0.
Figure 14-59
Example of reset mode
0
1
2
3
4
5
6
7
8
9
0
1
2
3
4
5
6
7
COUNTER
30
31
32
0
...
PR[15:0]
CI1F1
TMR_CLK
0
DIV[15:0]
32
101
STIS[2
:
0]
OVFIF
TRGIF
100
SMSEL[2
:
0]
Slave mode: Suspend mode
In this mode, the counter is controlled by a selected trigger input. The counter starts counting when the
trigger input is high and stops as soon as the trigger input is low.