AT32F425
Series Reference Manual
2022.03.30
Page 57
Ver 2.01
4.3.4
APB2 peripheral reset register (CRM_APB2RST)
Access: 0 wait state, accessible by words, half-words and bytes.
Bit
Name
Reset value
Type
Description
Bit 31:19
Reserved
0x00
resd
Kept at its default value.
Bit 18
TMR17RST
0
rw
TMR17 reset
0: Does not reset TMR17
1: Reset TMR17
Bit 17
TMR16RST
0
rw
TMR16 reset
0: Does not reset TMR16
1: Reset TMR16
Bit 16
TMR15RST
0
rw
TMR15 reset
0: Does not reset TMR15
1: Reset TMR15
Bit 15
Reserved
0x0
resd
Kept at its default value.
Bit 15
SDIO1RST
0x0
rw
SDIO1 reset
0: Does not reset SDIO1
1: Reset SDIO1
Bit 14
USART1RST
0
rw
USART1 reset
0: Does not reset USART1
1: Reset USART1
Bit 13
Reserved
0x0
resd
Kept at its default value.
Bit 12
SPI1RST
0x0
rw
SPI1 reset
0: Does not reset SPI1
1: Reset SPI1
Bit 11
TMR1RST
0
rw
TMR1 reset
0: Does not reset TMR1
1: Reset TMR1
Bit 10
Reserved
0x0
resd
Kept at its default value.
Bit 9
ADC1RST
0
rw
ADC1 reset
0: Does not reset ADC1
1: Reset ADC1
Bit 8: 2
Reserved
0x0
resd
Kept at its default value.
Bit 1
EXINTRST
0
rw
EXINT reset
0: Does not reset EXINT
1: Reset EXINT
Bit 0
SCFGRST
0
rw
SCFG reset
0: Does not reset SCFG
1: Reset SCFG
4.3.5
APB1 peripheral reset register1 (CRM_APB1RST)
Access: 0 wait state, accessible by words, half-words and bytes.
Bit
Name
Reset value
Type
Description
Bit 31: 29 Reserved
0x0
resd
Kept at its default value.
Bit 28
PWCRST
0
rw
PWC reset
0: Does not reset PWC
1: Reset PWC
Bit 27
ACCRST
0
rw
ACC reset
0: Does not reset ACC
1: Reset ACC
Bit 26
Reserved
0x0
resd
Kept at its default value.
Bit 25
CAN1RST
0x0
rw
CAN1 reset
0: Does not reset CAN1
1: Reset CAN1
Bit 24: 23 Reserved
0x0
resd
Kept at its default value.
Bit 22
I2C2RST
0
rw
I2C2 reset
0: Does not reset I2C2
1: Reset I2C2
Bit 21
I2C1RST
0
rw
I2C1 reset
0: Does not reset I2C1
1: Reset I2C1
Bit 21
EDMARST
0x0
rw
EDMA reset