AT32F425
Series Reference Manual
2022.03.30
Page 340
Ver 2.01
19.7.2.2 Transmit mailbox data length and time stamp register
(CAN_TMCx) (x=0..2)
All the bits in the register are write protected when the mailbox is not in empty state.
Bit
Register
Reset value
Type
Description
Bit 31: 16 TMTS
0xXXXX
rw
Transmit mailbox time stamp
Note: This field contains the value of the CAN timer
sampled at the SOF transmission.
Bit 15: 9
Reserved
0xXX
resd
Kept at its default value
Bit 8
TMTSTEN
0xX
rw
Transmit mailbox time stamp transmit enable
0: Time stamp is not sent
1: Time stamp is sent
Note:
This bit is valid only when the time-triggered
communication mode is enabled.
In the time stamp MTS[15: 0], the MTS[7: 0] is stored in
the TMDT7, and MTS[15: 8] in the TMDT6. The data length
must be programmed as 8 to send time stamp.
Bit 7: 4
Reserved
0xX
resd
Kept at its default value
Bit 3: 0
TMDTBL
0xX
rw
Transmit mailbox data byte length
Note: This field defines the data length of a transmit
message. A transmit message can contain from 0 to 8 data
bytes.
19.7.2.3 Transmit mailbox data low register (CAN_TMDTLx) (x=0..2)
All the bits in the register are write protected when the mailbox is not in empty state.
Bit
Register
Reset value
Type
Description
Bit 31: 24 TMDT3
0xXX
rw
Transmit mailbox data byte 3
Bit 23: 16 TMDT2
0xXX
rw
Transmit mailbox data byte 2
Bit 15: 8
TMDT1
0xXX
rw
Transmit mailbox data byte 1
Bit 7: 0
TMDT0
0xXX
rw
Transmit mailbox data byte 0
19.7.2.4 Transmit mailbox data high register (CAN_TMDTHx) (x=0..2)
All the bits in the register are write protected when the mailbox is not in empty state.
Bit
Register
Reset value
Type
Description
Bit 31: 24 TMDT7
0xXX
rw
Transmit mailbox data byte 7
Bit 23: 16 TMDT6
0xXX
rw
Transmit mailbox data byte 6
Note: This field will be replaced with MTS[15: 8] when the
time-triggered communication mode is enabled and the
corresponding time stamp transmit is enabled.
Bit 15: 8
TMDT5
0xXX
rw
Transmit mailbox data byte 5
Bit 7: 0
TMDT4
0xXX
rw
Transmit mailbox data byte 4
19.7.2.5 Receive FIFO mailbox identifier register (CAN_RFIx) (x=0..1)
Note: All the receive mailbox registers are read only.
Bit
Register
Reset value
Type
Description
Bit 31: 21 RFSID/RFEID
0xXXX
ro
Receive FIFO standard identifier or receive FIFO extended
identifier
Note: This field defines the 11-bit high bytes of the
standard identifier or extended identifier.
Bit 20: 3
RFEID
0xXXXXX
ro
Receive FIFO extended identifier
Note: This field defines the 18-bit low bytes of the extended
identifier.
Bit 2
RFIDI
0xX
ro
Receive FIFO identifier type indication
0: Standard identifier
1: Extended identifier
Bit 1
RFFRI
0xX
Ro
Receive FIFO frame type indication
0: Data frame
1: Remote frame
Bit 0
Reserved
0x0
resd
Kept at its default value