AT32F425
Series Reference Manual
2022.03.30
Page 64
Ver 2.01
4.3.14 Additional register2 (CRM_MISC2)
Bit
Name
Reset value
Type
Description
Bit 31: 10 Reserved
0x0000
resd
Kept at its default value.
Bit 9
HICK_TO_SCLK
0
rw
HICK as system clock frequency select
When HICK is used as a clock source of SCLKSEL, the
SCLK frequency is:
0: Fixed 8 MHz, that is, HICK/6
1: 48M or 8M, depending on HICKDIV bit
Bit 8
HICK_TO_USB
0x0
rw
USB 48MHz clock source select
0: USB 48M clock source is PLL or PLL-division
1: USB 48M clock source is HICK or HICK /6
Note: The USB must work at 48M, meaning that HICKDIV=1
must be asserted to ensure that it can select HICK 48 MHz
output..
Bit 7: 4 Reserved
0x0
resd
Fixed 0x0. Do not change.
Bit 3: 0 Reserved
0x0
resd
Fixed 0x0. Do not change.