AT32F425
Series Reference Manual
2022.03.30
Page 312
Ver 2.01
18.5.4 ADC sampling time register 1 (ADC_SPT1)
Accessed by words.
Bit
Register
Reset value
Type
Description
Bit 31: 24 Reserved
0x00
resd
Kept at its default value.
Bit 23: 21 CSPT17
0x0
rw
Sample time selection of channel ADC_IN17
000: 1.5 cycles
001: 7.5 cycles
010: 13.5 cycles
011: 28.5 cycles
100: 41.5 cycles
101: 55.5 cycles
110: 71.5 cycles
111: 239.5 cycles
Bit 20: 18 CSPT16
0x0
rw
Sample time selection of channel ADC_IN16
000: 1.5 cycles
001: 7.5 cycles
010: 13.5 cycles
011: 28.5 cycles
100: 41.5 cycles
101: 55.5 cycles
110: 71.5 cycles
111: 239.5 cycles
Bit 17: 15 CSPT15
0x0
rw
Sample time selection of channel ADC_IN15
000: 1.5 cycles
001: 7.5 cycles
010: 13.5 cycles
011: 28.5 cycles
100: 41.5 cycles
101: 55.5 cycles
110: 71.5 cycles
111: 239.5 cycles
Bit 14: 12 CSPT14
0x0
rw
Sample time selection of channel ADC_IN14
000: 1.5 cycles
001: 7.5 cycles
010: 13.5 cycles
011: 28.5 cycles
100: 41.5 cycles
101: 55.5 cycles
110: 71.5 cycles
111: 239.5 cycles
Bit 11: 9
CSPT13
0x0
rw
Sample time selection of channel ADC_IN13
000: 1.5 cycles
001: 7.5 cycles
010: 13.5 cycles
011: 28.5 cycles
100: 41.5 cycles
101: 55.5 cycles
110: 71.5 cycles
111: 239.5 cycles
Bit 8: 6
CSPT12
0x0
rw
Sample time selection of channel ADC_IN12
000: 1.5 cycles
001: 7.5 cycles
010: 13.5 cycles