AT32F425
Series Reference Manual
2022.03.30
Page 427
Ver 2.01
1: TMR3 stops running
Bit 11
TMR2_PAUSE
0
rw
TMR2 debug control bit
0: TMR2 runs normally
1: TMR2 stops running
Bit 10
TMR1_PAUSE
0
rw
TMR1 debug control bit
0: TMR1 runs normally
1: TMR1 stops running
Bit 9
WDT_PAUSE
0
rw
WDT pause control bit
0: WDT works normally
1: WDT stops running
Bit 8
WWDT_PAUSE
0
rw
WWDT pause control bit
0: WWDT works normally
1: WWDT stops running
Bit 7: 4
Reserved
0x0
resd Always 0.
Bit 3
CAN_PAUSE
0
rw
CAN pause control bit
0: CAN1 works normally
1: CAN1 receive register pauses (does not receive data)
Bit 2
STANDBY_DEBUG
0
rw
Debug Standby mode control bit
0: The whole 1.2V digital circuit is unpowered in Standby
mode
1: The whole 1.2V digital circuit is not unpowered in
Standby mode, and the system clock is provided by the
internal RC oscillator (HICK)
Bit 1
DEEPSLEEP_DEBUG
0
rw
Debug Deepsleep mode control bit
0: In Deepsleep mode, all clcoks in the 1.2V domain are
disabled. When exiting from Deepsleep mode, the internal
RC oscillator (HICK) is enabled, and HICK is used as the
system clock source, and the software must reprogram the
system clock according to application requirements.
1: In Deepsleep mode, system clock is provided by the
internal RC oscillator (HICK). When exiting from
Deepsleep mode, HICK is used as the system clock
source, and the software must reprogram the system
clock. according to application requirements.
Bit 0
SLEEP_DEBUG
0
rw
Debug Sleep mode control bit
0: When entering Sleep mode, CPU HCLK clock is
disabled, but other clocks remain active. When exiting
from Sleep mode, it is not necessary to reprogram the
clock system.
1: When entering Sleep mode, all clocks keep running.