AT32F425
Series Reference Manual
2022.03.30
Page 87
Ver 2.01
6.2.9
IOMUX input/output
The multiplexed function of each IO port line is configured through the GPIOx_MUXL (for pin 0 to 7)
or GPIOx_MUXH (for pin 8 to 15) register.
Table 6-1 Port A multiplexed function configuration with GPIOA_MUX* register
Pin
MUX0
MUX1
MUX2
MUX3
MUX4
MUX5
MUX6
MUX7
PA0
USART
2_RX
USART2_
CTS
TMR2_
CH1_ET
R
I2C2_SCL
USART4
_TX
TMR1_ET
R
PA1
EVENT
OUT
USART2_
RTS_DE
TMR2_
CH2
I2C2_SDA
USART4
_RX
TMR15_C
H1N
I2C1_SMB
A
SPI3_MOSI/
I2S3_SD
PA2
TMR15
_CH1
USART2_T
X
TMR2_
CH3
CAN_RX
PA3
TMR15
_CH2
USART2_
RX
TMR2_C
H4
CAN_TX
I2S2_MCK
PA4
SPI1_C
S
/
I2S1_
WS
USART2_
CK
OTG_FS
_NOE
SPI3_CS /
I2S3_WS
TMR14_
CH1
I2C1_SCL
SPI2_CS/
I2S2_WS
PA5
SPI1_S
CK
/
I2S1_C
K
TMR2_C
H1_ETR
USART3_
CK
USART3
_RX
PA6
SPI1_
MISO /
I2S1_M
CK
TMR3_CH
1
TMR1_B
KIN
USART3_
RX
USART3
_CTS
TMR16_C
H1
I2S2_MCK
TMR13_CH
1
PA7
SPI1_
MOSI /
I2S1_S
D
TMR3_CH
2
TMR1_C
H1N
USART3_T
X
TMR14_
CH1
TMR17_C
H1
EVENTOU
T
I2C2_SCL
PA8
CLKOU
T
USART1_
CK
TMR1_C
H1
OTG_FS_
SOF
USART2
_TX
EVENTOU
T
I2C2_SCL
PA9
TMR15
_BKIN
USART1_T
X
TMR1_C
H2
OTG_FS_
VBUS
I2C1_SC
L
CLKOUT
SPI3_SCK
/ I2S3_CK
I2C2_SMBA
PA10
TMR17
_BKIN
USART1_
RX
TMR1_C
H3
OTG_FS_I
D
I2C1_SD
A
RTC_REFI
N
SPI3_MOS
I / I2S3_SD
PA11
EVENT
OUT
USART1_
CTS
TMR1_C
H4
SPI3_CS /
I2S3_WS
CAN_RX
I2C2_SCL
I2C1_SMB
A
PA12
EVENT
OUT
USART1_
RTS_DE
TMR1_E
TR
CAN_TX
I2C2_SDA
SPI3_MIS
O/
I2S3_MCK
PA13
SWDIO IR_OUT
OTG_FS
_NOE
I2Sext_SD
SPI3_MI
SO
/
I2S3_MC
K
I2C1_SDA
SPI2_MIS
O/
I2S2_MCK
PA14
SWCL
K
USART2_T
X
SPI3_M
OSI
/
I2S3_SD
I2C1_SMB
A
SPI2_MOS
I / I2S2_SD
PA15
SPI1_C
S
/
I2S1_
WS
USART2_
RX
TMR2_C
H1_ETR
EVENTOU
T
USART4
_RTS_D
E
OTG_FS_
NOE
SPI2_CS/
I2S2_WS
SPI3_CS/
I2S3_WS