AT32F425
Series Reference Manual
2022.03.30
Page 62
Ver 2.01
Sety by hardware. Cleared by writing to the RSTFC bit.
0: No software reset occurs
1: Software reset occurs.
Bit 27
PORRSTF
0x1
ro
POR/LVR reset flag
Sety by hardware. Cleared by writing to the RSTFC bit.
0: No POR/LVR reset occurs
1: POR/LVR reset occurs.
Bit 26
NRSTF
0x1
rw
NRST pin reset flag
Sety by hardware. Cleared by writing to the RSTFC bit.
0: No NRST pin reset occurs
1: NRST pin reset occurs
Bit 25
Reserved
0x0
resd
Kept at its default value.
Bit 24
RSTFC
0x0
rw
Reset flag clear
Cleared by writing 1 through software.
0: No effect
1: Clear the reset flag.
Bit 23: 2 Reserved
0x000000
resd
Kept at its default value.
Bit 1
LICKSTBL
0x0
ro
LICK stable
0: LICK is not ready.
1: LICK is ready.
Bit 0
LICKEN
0x0
rw
LICK enable
0: Disabled
1: Enabled
4.3.11 APB peripheral reset register (CRM_APBRST)
Access: 0 wait state, accessible by words, half-words and bytes.
Bit
Name
Reset value
Type
Description
Bit 31:23
Reserved
0x0000
resd
Kept at its default value.
Bit 22
GPIOFRST
0
rw
GPIOF reset
0: Does not reset GPIOF
1: Reset GPIOF
Bit 21
Reserved
0x0
resd
Kept at its default value.
Bit 20
GPIODRST
0
rw
GPIOD reset
0: Does not reset GPIOD
1: Reset GPIOD
Bit 19
GPIOCRST
0
rw
GPIOC reset
0: Does not reset GPIOC
1: Reset GPIOC
Bit 18
GPIOBRST
0
rw
GPIOB reset
0: Does not reset GPIOB
1: Reset GPIOB
Bit 17
GPIOARST
0
rw
GPIOA reset
0: Does not reset GPIOA
1: Reset GPIOA
Bit 16: 13 Reserved
0x0
resd
Kept at its default value.
Bit 12
OTGFS1RST
0x0
rw
OTGFS1 reset
0: Does not reset OTGFS1
1: Reset OTGFS1
Bit 11: 0
Reserved
0x0000
resd
Kept at its default value.
4.3.12 PLL configuration register (CRM_PLL)
Access: 0 wait state, by words, half-words and bytes.
Bit
Name
Reset value
Type
Description
Bit 31
PLLCFGEN
0x0
rw
PLL configuration enable
0: Common integer multiplication mode, which is done by
PLL_FREF and PLLMULT registers.
1: Flexible configuration mode, which is done by
P
LL_MS/PLL_NS/PLL_FR registers.
Bit 30: 27 Reserved
0x0
resd
Kept at its default value.
Bit 26: 24 PLL_FREF
0x0
rw
PLL input clock selection
This field is valid only if PLLCFGEN=0.
000: 3.9 ~ 5 MHz
001: 5.2 ~ 6.25 MHz