AT32F425
Series Reference Manual
2022.03.30
Page 231
Ver 2.01
100: C1ORAW signal
101: C2ORAW signal
110: C3ORAW signal
111: C4ORAW signal
Bit 3
DRS
0x0
rw
DMA request source
0: Capture/compare event
1: Overflow event
Bit 2
CCFS
0x0
rw
Channel control bit flash selection
This
bit
only
acts
on
channels
that
have
complementaryoutput. If the channel contro bits are
buffered:
0: Control bits are updated by setting the HALL bit
1: Control bits are updated by setting the HALL bit or a
rising edge on TRGIN.
Bit 1
Reserved
0x0
resd
Kept at its default value.
Bit 0
CBCTRL
0x0
rw
Channel buffer control
This bit acts on channels that have complementary
output.
0: CxEN, CxCEN and CxOCTRL bits are not buffered.
1: CxEN, CxCEN and CxOCTRL bits are not buffered.
14.4.4.3 TMR15 slave timer control register (TMR15_STCTRL)
Bit
Register
Reset value
Type
Description
Bit 31: 8
Reserved
0x0
resd
Kept at its default value.
Bit 7
STS
0x0
rw
Subordinate TMR synchronization
If enabled, master and slave timer can be synchronized.
0: Disabled
1: Enabled
Bit 6: 4
STIS
0x0
rw
Subordinate TMR input selection
This field is used to select the subordinate TMR input.
000: Internal selection 0 (IS0)
001: Internal selection 1 (IS1)
010: Internal selection 2 (IS2)
011: Internal selection 3 (IS3)
100: C1IRAW input detector (C1INC)
101: Filtered input 1 (C1IF1)
110: Filtered input 2 (C1IF2)
111: External input (EXT)
Pleaser refer to Table 14-3 and 14-5 for more information
on ISx for each timer.
Bit 3
Reserved
0x0
resd
Kept at its default value.
Bit 2: 0
SMSEL
0x0
rw
Subordinate TMR mode selection
000: Slave mode is disabled
001: Encoder mode A
010: Encoder mode B
011: Encoder mode C
100: Reset mode
—
Rising edge of the TRGIN input
reinitializes the counter
101: Suspend mode — The counter starts counting when
the TRGIN is high
110: Trigger mode — A trigger event is generated at the
rising edge of the TRGIN input
111: External clock mode A
—
Rising edge of the TRGIN
input clocks the counter
Note: Please refer to count mode section for the details on
encoder mode A/B/C.
14.4.4.4 TMR15 DMA/interrupt enable register (TMR15_IDEN)
Bit
Register
Reset value
Type
Description
Bit 15
Reserved
0x0
resd
Kept at its default value.
Bit 14
TDEN
0x0
rw
Trigger DMA request enable
0: Disabled
1: Enabled