AT32F425
Series Reference Manual
2022.03.30
Page 114
Ver 2.01
10.2.3 Control register (CRC_CTRL)
Bit
Register
Reset value
Type
Description
Bit 31: 8
Reserved
0x000000
resd
Kept at its default value.
Bit 7
REVOD
0x0
resd
Reverse output data
Set and cleared by software. This bit is used to control
whether or not to reverse output data.
0: No effect
1: Word reverse
Bit 6: 5
REVID
0x0
rw
Reverse input data
Set and cleared by software. This bit is used to control how
to reverse input data.
00: No effect
01: Byte reverse
10: Half-word reverse
11: Word reverse
Bit 4: 1
Reserved
0x0
resd
Kept at its default value.
Bit 0
RST
0x0
rw
Reset CRC calculation unit
Set by software. Cleared by hardware. To reset CRC
calculation unit, the data register is set as 0xFFFF FFFF.
0: No effect
1: Reset
10.2.4 Initialization register (CRC_IDT)
Bit
Register
Reset value
Type
Description
Bit 31: 0
IDT
0xFFFF FFFF rw
Initialization data register
When CRC reset is triggered by the RST bit in the
CRC_CTRL register, the value in the initialization register
is written into the CRC_DT register as an initial value.