AT32F425
Series Reference Manual
2022.03.30
Page 251
Ver 2.01
1
0
1
Off-state
(Output enabled with
inactive level)
CxOUT=CxP, Cx_EN=1
polarity,
CxCOUT= CxORAW xor
CxCP, CxCEN=1
1
1
0
polarity,
CxOUT= CxORAW xor CxP,
Cx_EN=1
Off-state
(Output enabled with
inactive level)
CxCOUT=CxCP,
CxCEN=1
1
1
1
pdead-
time, Cx_EN=1
CxORAW
ipdead-
time,
CxCEN=1
0
0
X
0
0
Output disabled
(no driven by the timer)
Asynchronously: CxOUT=CxP, Cx_EN=0,
CxCOUT=CxCP, CxCEN=0;
If the clock is present: after a dead-time,
CxOUT=CxIOS
,
CxCOUT=CxCIOS, assuming that
CxIOS and CxCIOS do not correspond to CxOUT and
CxCOUT active level.
0
0
1
0
1
0
0
1
1
1
0
0
Off-state (Output enabled with inactive level)
Asynchronously: CxOUT =CxP, Cx_EN=1,
CxCOUT=CxCP, CxCEN=1;
If the clock is present: after a dead-time,
CxOUT=CxIOS
,
CxCOUT=CxCIOS, assuming that
CxIOS and CxCIOS do not correspond to CxOUT and
CxCOUT active level.
1
0
1
1
1
0
1
1
1
Note: If the two outputs of a channel are not used (CxEN = CxCEN = 0), CxIOS, CxCIOS, CxP and
CxCP must be cleared.
Note: The state of the external I/O pins connected to the complementary CxOUT and CxCOUT channels
depends on the CxOUT and CxCOUT channel state and the GPIO and the IOMUX registers.
14.5.4.8 TMR16 and TMR17 counter value (TMRx_CVAL)
Bit
Register
Reset value
Type
Description
Bit 15: 0
CVAL
0x0000
rw
Counter value
14.5.4.9 TMR16 and TMR17 division value (TMRx_DIV)
Bit
Register
Reset value
Type
Description
Bit 15: 0
DIV
0x0000
rw
Divider value
The counter clock frequency f
CK_CNT
= f
TMR_CLK
/ (DIV[15:
0]+1).
The value of this register is transferred to the actual
prescaler register when an overflow event occurs.
14.5.4.10
TMR16 and TMR17 period register (TMRx_PR)
Bit
Register
Reset value
Type
Description
Bit 15: 0
PR
0x0000
rw
Period value
This defines the period value of the TMRx counter. The
timer stops working when the period value is 0.
14.5.4.11
TMR16 and TMR17 repetition period register (TMRx_RPR)
Bit
Register
Reset value
Type
Description
Bit 15: 0
RPR
0x00
rw
Repetition of period value
This field is used to reduce the generation rate of overflow
events. An overflow event is generated when the
repetition counter reaches 0.
14.5.4.12
TMR16 and TMR17 channel 1 data register (TMRx_C1DT)
Bit
Register
Reset value
Type
Description
Bit 15: 0
C1DT
0x0000
rw
Channel 1 data register