AT32F425
Series Reference Manual
2022.03.30
Page 89
Ver 2.01
Table 6-3 Port C multiplexed function configuration with GPIOC_MUX* register
Pin
MUX0
MUX1
MUX2
MUX3
MUX4
MUX5
MUX6
MUX7
PC0
EVENT
OUT
I2C2_SCL
I2C1_SCL
PC1
EVENT
OUT
I2C2_SDA
SPI3_MOSI /
I2S3_SD
SPI1_MOS
I / I2S1_SD
SPI2_MOS
I / I2S2_SD
I2C1_SDA
PC2
EVENT
OUT
SPI2_MISO /
I2S2_MCK
I2Sext_
SD
PC3
EVENT
OUT
SPI2_MOSI /
I2S2_SD
PC4
EVENT
OUT
USART3_TX
TMR13_CH1
I2S1_MCK
PC5
USART3_RX
PC6
TMR3_
CH1
I2C1_SCL
TMR1_
CH1
I2S2_MCK
PC7
TMR3_
CH2
I2C1_SDA
TMR1_
CH2
I2S2_MCK
SPI2_SCK
/ I2S2_CK
PC8
TMR3_
CH3
TMR1_
CH3
PC9
TMR3_
CH4
I2C2_SDA
TMR1_
CH4
OTG_FS_
NOE
I2C1_SDA
PC10
USART
4_TX
USART3_TX
SPI3_SCK /
I2S3_CK
PC11
USART
4_RX
USART3_RX
I2Sext_
SD
SPI3_MISO /
I2S3_MCK
PC12
USART
4_CK
USART3_CK
SPI3_MOSI /
I2S3_SD
PC13
PC14
PC15
Table 6-4 Port D multiplexed function configuration with GPIOD_MUX* register
Pin
MUX0
MUX1
MUX2
MUX3
MUX4
MUX5
MUX6
MUX7
PD2
TMR3_E
TR
USART3_
RTS_DE
Table 6-5 Port E multiplexed function configuration with GPIOE_MUX* register
Pin
MUX0
MUX1
MUX2
MUX3
MUX4
MUX5
MUX6
MUX7
PF0
TMR1_CH1
PF1
TMR1_CH2N
SPI2_CS /
I2S2_WS
PF4
I2C1_SD
A
TMR2_CH1
PF5
I2C1_SC
L
TMR2_CH2
PF6
I2C2_SC
L
USART4_
RX
PF7
I2C2_SD
A
USART4_
TX