AT32F425
Series Reference Manual
2022.03.30
Page 232
Ver 2.01
Bit 13
HALLDE
0x0
rw
HALL DMA request enable
0: Disabled
1: Enabled
Bit 12: 11
Reserved
0x0
resd
Kept at its default value.
Bit 10
C2DEN
0x0
rw
Channel 2 DMA request enable
0: Disabled
1: Enabled
Bit 9
C1DEN
0x0
rw
Channel 1 DMA request enable
0: Disabled
1: Enabled
Bit 8
OVFDEN
0x0
rw
Overflow event DMA request enable
0: Disabled
1: Enabled
Bit 7
BRKIE
0x0
rw
Break interrupt enable
0: Disabled
1: Enabled
Bit 6
TIEN
0x0
rw
Trigger interrupt enable
0: Disabled
1: Enabled
Bit 5
HALLIEN
0x0
rw
HALL interrupt enable
0: Disabled
1: Enabled
Bit 4: 3
Reserved
0x0
resd
Kept at its default value.
Bit 2
C2IEN
0x0
rw
Channel 2 interrupt enable
0: Disabled
1: Enabled
Bit 1
C1IEN
0x0
rw
Channel 1 interrupt enable
0: Disabled
1: Enabled
Bit 0
OVFIEN
0x0
rw
Overflow interrupt enable
0: Disabled
1: Enabled
14.4.4.5 TMR15 interrupt status register (TMR15_ISTS)
Bit
Register
Reset value
Type
Description
Bit 15: 11
Reserved
0x0
resd
Kept at its default value.
Bit 10
C2RF
0x0
rw0c
Channel 2 recapture flag
Please refer to C1RF description.
Bit 9
C1RF
0x0
rw0c
Channel 1 recapture flag
This bit indicates whether a recapture is detected when
C1IF=1. This bit is set by hardware, and cleared by writing
“0”.
0: No capture is detected
1: Capture is detected.
Bit 8
Reserved
0x0
resd
Default value
Bit 7
BRKIF
0x0
rw0c
Break interrupt flag
This bit indicates whether the break input is active or not.
It is set by hardware and cleared by writing “0”
0: Inactive level
1: Active level
Bit 6
TRGIF
0x0
rw0c
Trigger interrupt flag
This bit is set by hardware on a trigger event. It is cleard
by writing “0”.
0: No trigger event occurs
1: Trigger event is generated.
Trigger event: an active edge is detected on TRGIN input,
or any edge in suspend mode.
Bit 5
HALLIF
0x0
rw0c
HALL interrupt flag
This bit is set by hardware on HALL event. It is cleared by
writing “0”.
0: No Hall event occurs.
1: Hall event is detected.
HALL even: CxEN, CxCEN and CxOCTRL are updated.