5
SPRUHI7A – December 2012 – Revised June 2016
Copyright © 2012–2016, Texas Instruments Incorporated
List of Figures
1-97.
4-Pin Reduced HSYNC Signaling with Vertical Ancillary Data
.....................................................
1-98.
VSYNC Pre and Post Window
..........................................................................................
1-99.
VSYNC Equivalence When Using Transition Window
...............................................................
1-100. FID Registering When Using HSYNC
..................................................................................
1-101. FID Registering When Using ACTVID
.................................................................................
1-102. Field ID Determination By VSYNC Skew
..............................................................................
1-103. Example of 525-line FID Determination By VSYNC Skew
..........................................................
1-104. Horizontal Ancillary Data Packing When HSYNC Used as Sync Signal
..........................................
1-105. Interlaced Field Vertical Blanking Ancillary Data Storage
...........................................................
1-106. Progressive Frame Vertical Blanking Ancillary Data Storage
.......................................................
1-107. Embedded Sync Data Entry
.............................................................................................
1-108. Code Word Format Example Followed by Video Data
..............................................................
1-109. Embedded Sync Packing
................................................................................................
1-110. RGB Frame Storage
......................................................................................................
1-111. 2-Way Multiplexing
.......................................................................................................
1-112. Example of 4-Way Multiplexing
.........................................................................................
1-113. Example of Line Multiplexing
............................................................................................
1-114. 8-bit Line Mux Interface
..................................................................................................
1-115. 16-bit Line Mux Interface
................................................................................................
1-116. BOP/EOP Definition of a Period
........................................................................................
1-117. Channel ID Inserted Into Horizontal Blanking
.........................................................................
1-118. Vertical Ancillary Data Cropping Region
...............................................................................
1-119. Active Video Region
......................................................................................................
1-120. Discrete Sync Interface Signals
.........................................................................................
1-121. vsync and hblank Input Signals
.........................................................................................
1-122. vsync and hsync Input Signals
..........................................................................................
1-123. vsync and actvid Input Signals
..........................................................................................
1-124. vblank and hsync Input Signals
.........................................................................................
1-125. vblank and hblank Input Signals
........................................................................................
1-126. vblank and actvid Input Signals
.........................................................................................
1-127. Line and Pixel Capture, vblank and hsync
............................................................................
1-128. Line and Pixel Capture, hsync
..........................................................................................
1-129. Line and Pixel Capture, actvid
..........................................................................................
1-130. Block Diagram of Motion-Adaptive Deinterlacer
......................................................................
1-131. VPDMA Transfer Ports
...................................................................................................
1-132. Auxiliary Data
..............................................................................................................
1-133. Noise Filter Architecture Block Diagram
...............................................................................
1-134. Top-left Corner of a Tile After the Boundary Replication
............................................................
1-135. Motion versus Blending Factor Function
..............................................................................
1-136.
α
0
versus
totalFrame_noise
function
...................................................................................
1-137. Hardware Implementation Block Diagram
.............................................................................
1-138. Incomplete Boundary Tile Data Masking
..............................................................................
1-139. High Level Block Diagram
...............................................................................................
1-140. SC Block Diagram
........................................................................................................
1-141. Input Image Trimming
....................................................................................................
1-142. Filter Implementation and Parameter Description
....................................................................
1-143. Peaking Filter at fs/4
.....................................................................................................
1-144. Vertical Scaler Block Diagram
..........................................................................................
1-145. Mixed 2-tap and 5-tap vertical interpolation
...........................................................................