Registers
456
SPRUHI7A – December 2012 – Revised June 2016
Copyright © 2012–2016, Texas Instruments Incorporated
High-Definition Video Processing Subsystem (HDVPSS)
1.3.8.1
VPDMA_pid Register (offset = 0h) [reset = 73280900h]
VPDMA_pid is shown in
and described in
Figure 1-301. VPDMA_pid Register
31
30
29
28
27
26
25
24
SCHEME
FUNC
R-1h
R-3328h
23
22
21
20
19
18
17
16
FUNC
R-3328h
15
14
13
12
11
10
9
8
RTL
MAJOR
R-1h
R-1h
7
6
5
4
3
2
1
0
VPDMA_LOAD_COM
PLETE
VPDMA_ACCESS_TY
PE
MINOR
R-0h
R-0h
R-0h
LEGEND: R/W = Read/Write; R = Read only; W1toCl = Write 1 to clear bit;
-n
= value after reset
Table 1-213. VPDMA_pid Register Field Descriptions
Bit
Field
Type
Reset
Description
31-30
SCHEME
R
1h
The scheme of the register used. Currently this is PDR 3.5 Scheme
29-16
FUNC
R
3328h
The funcition of the module being used. The value is for vpdma.
15-11
RTL
R
1h
RTL Release Version The PDR release number of this IP. After
Bootup this value becomes the firmware Revision ID
10-8
MAJOR
R
1h
Major Release Number
7
VPDMA_LOAD_COMPLE
TE
R
0h
This bit will be 1 when the VPDMA state machines image and data
image have successfuly been fetched and loaded.
6
VPDMA_ACCESS_TYPE
R
0h
After bootup this bit states how DMA transaction are setup by lists or
through register access. 0: Lists 1: Register Access
5-0
MINOR
R
0h
Minor Release Number