int0_channel0_int_stat[31:0]
int0_channel0_int_mask[31:0]
vpdma_int0_channel_group0_raw
int0_channel1_int_stat[31:0]
int0_channel1_int_mask[31:0]
vpdma_int0_channel_group1_raw
int0_channel2_int_stat[31:0]
int0_channel2_int_mask[31:0]
vpdma_int0_channel_group2_raw
int0_channel3_int_stat[31:0]
int0_channel3_int_mask[31:0]
vpdma_int0_channel_group3_raw
VPDMA
VPDMA
VPDMA
VPDMA
comp_err_int_raw
COMP
comp_err_int
nf_chr_ds_uv_err_int_raw
CHR_DS_NF
chr_ds_uv_err_int
vin0_chr_ds_1_uv_err_int_raw
CHR_DS0_VIP0
chr_ds_uv_err_int
vout0_int0 _raw
DVO2
vout0_int1 _raw
DVO2
vout0_int2 _raw
DVO2
sdvenc_int1
sdvenc_int0 _raw
SDVENC
sdvenc_int0
sdvenc_int1 _raw
SDVENC
sdvenc_int2 _raw
SDVENC
sdvenc_int2
int0_channel4_int_stat[31:0]
int0_channel4_int_mask[31:0]
vpdma_int0_channel_group4_raw
int0_channel5_int_stat[31:0]
int0_channel5_int_mask[31:0]
vpdma_int0_channel_group5_raw
VPDMA
VPDMA
int0_channel6_int_stat
int0_channel6_int_mask
vpdma_int0_channel_group6_raw
int0_client0_int_stat[31:0]
and
int0_client1_int_stat[29:0]
int0_client0_int_mask[31:0]
and
int0_client1_int_mask[29:0]
vpdma_int0_client_raw
VPDMA
VPDMA
dei_error_int _raw
DEI
dei_error_int
Frame attribute configuration
grpx1_error_int_raw
GRPX0
Frame attribute configuration
grpx2_error_int_raw
GRPX1
Frame attribute configuration
grpx3_error_int_raw
GRPX2
vin0_chr_ds_2_uv_err_int_raw
CHR_DS1_VIP0
chr_ds_uv_err_int
Vin1_chr_ds_1_uv_err_int_raw
CHR_DS0_VIP1
chr_ds_uv_err_int
Vin1_chr_ds_2_uv_err_int_raw
CHR_DS1_VIP1
chr_ds_uv_err_int
Interrupt Status Raw/Set Register
Module
Name
Module Level
STATUS
Module Level
MASK
HDVPSS Level STATUS
dvo2_int0
dvo2_int1
dvo2_int2
HDCOMP
HDCOMP
HDCOMP
hdcomp_int0
_raw
hdcomp_int1
_raw
hdcomp_int2
_raw
hdcomp_intx_raw1
hdcomp_intx_raw2
hdcomp_intx_raw0
Description of the Subsystem
58
SPRUHI7A – December 2012 – Revised June 2016
Copyright © 2012–2016, Texas Instruments Incorporated
High-Definition Video Processing Subsystem (HDVPSS)
Figure 1-14. Module to HDVPSS Interrupt Mapping Level 2