Registers
839
SPRUHI7A – December 2012 – Revised June 2016
Copyright © 2012–2016, Texas Instruments Incorporated
High-Definition Video Processing Subsystem (HDVPSS)
1.3.12.21 SD_VENC_etmg2 Register (offset = 90h) [reset = 02070022h]
SD_VENC_etmg2 is shown in
and described in
Encoder Timing 2
Figure 1-516. SD_VENC_etmg2 Register
31
30
29
28
27
26
25
24
Reserved
AV_V_STP1
R-0h
R/W-207h
23
22
21
20
19
18
17
16
AV_V_STP1
R/W-207h
15
14
13
12
11
10
9
8
Reserved
AV_V_STA1
R-0h
R/W-22h
7
6
5
4
3
2
1
0
AV_V_STA1
R/W-22h
LEGEND: R/W = Read/Write; R = Read only; W1toCl = Write 1 to clear bit;
-n
= value after reset
Table 1-432. SD_VENC_etmg2 Register Field Descriptions
Bit
Field
Type
Reset
Description
31-29
Reserved
R
0h
28-16
AV_V_STP1
R/W
207h
Active video vertical stop position for fid=1.
15-13
Reserved
R
0h
12-0
AV_V_STA1
R/W
22h
Active video vertical start position for fid=1.