Registers
454
SPRUHI7A – December 2012 – Revised June 2016
Copyright © 2012–2016, Texas Instruments Incorporated
High-Definition Video Processing Subsystem (HDVPSS)
Table 1-212. VPDMA REGISTERS (continued)
Offset
Acronym
Register Name
Section
C0h
VPDMA_int1_channel6_int_stat
VPDMA Interrupt 1 Channel 6 Status Register
C4h
VPDMA_int1_channel6_int_mask
VPDMA Interrupt 1 Channel 6 Mask Register
C8h
VPDMA_int1_client0_int_stat
VPDMA Interrupt 1 Client 0 Status Register
CCh
VPDMA_int1_client0_int_mask
VPDMA Interrupt 1 Client 0 Mask Register
D0h
VPDMA_int1_client1_int_stat
VPDMA Interrupt 1 Client 1 Status Register
D4h
VPDMA_int1_client1_int_mask
VPDMA Interrupt 1 Client 1 Mask Register
D8h
VPDMA_int1_list0_int_stat
VPDMA Interrupt 1 List 0 Status Register
DCh
VPDMA_int1_list0_int_mask
VPDMA Interrupt 1 List 0 Mask Register
E0h
VPDMA_int2_channel0_int_stat
VPDMA Interrupt 2 Channel 0 Status Register
E4h
VPDMA_int2_channel0_int_mask
VPDMA Interrupt 2 Channel 0 Mask Register
E8h
VPDMA_int2_channel1_int_stat
VPDMA Interrupt 2 Channel 1 Status Register
ECh
VPDMA_int2_channel1_int_mask
VPDMA Interrupt 2 Channel 1 Mask Register
F0h
VPDMA_int2_channel2_int_stat
VPDMA Interrupt 2 Channel 2 Status Register
F4h
VPDMA_int2_channel2_int_mask
VPDMA Interrupt 2 Channel 2 Mask Register
F8h
VPDMA_int2_channel3_int_stat
VPDMA Interrupt 2 Channel 3 Status Register
FCh
VPDMA_int2_channel3_int_mask
VPDMA Interrupt 2 Channel 3 Mask Register
100h
VPDMA_int2_channel4_int_stat
VPDMA Interrupt 2 Channel 4 Status Register
104h
VPDMA_int2_channel4_int_mask
VPDMA Interrupt 2 Channel 4 Mask Register
108h
VPDMA_int2_channel5_int_stat
VPDMA Interrupt 2 Channel 5 Status Register
10Ch
VPDMA_int2_channel5_int_mask
VPDMA Interrupt 2 Channel 5 Mask Register
110h
VPDMA_int2_channel6_int_stat
VPDMA Interrupt 2 Channel 6 Status Register
114h
VPDMA_int2_channel6_int_mask
VPDMA Interrupt 2 Channel 6 Mask Register
118h
VPDMA_int2_client0_int_stat
VPDMA Interrupt 2 Client 0 Status Register
11Ch
VPDMA_int2_client0_int_mask
VPDMA Interrupt 2 Client 0 Mask Register
120h
VPDMA_int2_client1_int_stat
VPDMA Interrupt 2 Client 1 Status Register
124h
VPDMA_int2_client1_int_mask
VPDMA Interrupt 2 Client 1 Mask Register
128h
VPDMA_int2_list0_int_stat
VPDMA Interrupt 2 List 0 Status Register
12Ch
VPDMA_int2_list0_int_mask
VPDMA Interrupt 2 List 0 Mask Register
130h
VPDMA_int3_channel0_int_stat
VPDMA Interrupt 3 Channel 0 Status Register
134h
VPDMA_int3_channel0_int_mask
VPDMA Interrupt 3 Channel 0 Mask Register
138h
VPDMA_int3_channel1_int_stat
VPDMA Interrupt 3 Channel 1 Status Register
13Ch
VPDMA_int3_channel1_int_mask
VPDMA Interrupt 3 Channel 1 Mask Register
140h
VPDMA_int3_channel2_int_stat
VPDMA Interrupt 3 Channel 2 Status Register
144h
VPDMA_int3_channel2_int_mask
VPDMA Interrupt 3 Channel 2 Mask Register
148h
VPDMA_int3_channel3_int_stat
VPDMA Interrupt 3 Channel 3 Status Register
14Ch
VPDMA_int3_channel3_int_mask
VPDMA Interrupt 3 Channel 3 Mask Register
150h
VPDMA_int3_channel4_int_stat
VPDMA Interrupt 3 Channel 4 Status Register
154h
VPDMA_int3_channel4_int_mask
VPDMA Interrupt 3 Channel 4 Mask Register
158h
VPDMA_int3_channel5_int_stat
VPDMA Interrupt 3 Channel 5 Status Register
15Ch
VPDMA_int3_channel5_int_mask
VPDMA Interrupt 3 Channel 5 Mask Register
160h
VPDMA_int3_channel6_int_stat
VPDMA Interrupt 3 Channel 6 Status Register
164h
VPDMA_int3_channel6_int_mask
VPDMA Interrupt 3 Channel 6 Mask Register
168h
VPDMA_int3_client0_int_stat
VPDMA Interrupt 3 Client 0 Status Register
16Ch
VPDMA_int3_client0_int_mask
VPDMA Interrupt 3 Client 0 Mask Register
170h
VPDMA_int3_client1_int_stat
VPDMA Interrupt 3 Client 1 Status Register
174h
VPDMA_int3_client1_int_mask
VPDMA Interrupt 3 Client 1 Mask Register
178h
VPDMA_int3_list0_int_stat
VPDMA Interrupt 3 List 0 Status Register