Registers
770
SPRUHI7A – December 2012 – Revised June 2016
Copyright © 2012–2016, Texas Instruments Incorporated
High-Definition Video Processing Subsystem (HDVPSS)
1.3.9.16 HD_VENC_D_cfg15 Register (offset = 3Ch) [reset = 0h]
HD_VENC_D_cfg15 is shown in
and described in
DVO Control Register
Figure 1-452. HD_VENC_D_cfg15 Register
31
30
29
28
27
26
25
24
DVO_HS_WD
R/W-0h
23
22
21
20
19
18
17
16
DVO_AVD_HW
R/W-0h
15
14
13
12
11
10
9
8
DVO_AVD_HW
DVO_AVST_H
R/W-0h
R/W-0h
7
6
5
4
3
2
1
0
DVO_AVST_H
R/W-0h
LEGEND: R/W = Read/Write; R = Read only; W1toCl = Write 1 to clear bit;
-n
= value after reset
Table 1-365. HD_VENC_D_cfg15 Register Field Descriptions
Bit
Field
Type
Reset
Description
31-24
DVO_HS_WD
R/W
0h
Defines the width of DVO_HS pulse (in number of pixels).
23-12
DVO_AVD_HW
R/W
0h
Defines the width of each active video line (in number of pixels).
11-0
DVO_AVST_H
R/W
0h
Active Video Start Time
DVO_AVST_H = CFG10.PIXELS – CFG12.ACT_PIX
This parameter defines the SAV location in embedded sync mode
and the location of the first active pixel on the DVO output in discrete
sync mode.