hdin
fidin
Base FID
top field
bottom field
Base
V Counter
0
1
2
3
4
5
hdin
vdin
Base FID
Base
V Counter
0
1
2
3
4
1H
0.25H
0.25H
0.25H
0.25H
1H
hdin
fidin
Base FID
Base
V Counter
0
1
2
3
4
5
hdin
vdin
Base FID
Base
V Counter
0
1
2
3
4
1H
0.25H
0.25H
0.25H
0.25H
1H
bottom field
top field
hdin
vdin
Base
V Counter
hdin
Base
V Counter
vdin
0.5H
0.5H
0
1
2
3
4
5
6
7
0
1
2
3
4
5
6
Internal Modules
106
SPRUHI7A – December 2012 – Revised June 2016
Copyright © 2012–2016, Texas Instruments Incorporated
High-Definition Video Processing Subsystem (HDVPSS)
Figure 1-59. Interlaced Slave Vertical Timing (FMD = 0,1)
Figure 1-60. Interlaced Slave Vertical Timing (FMD = 2)