Registers
786
SPRUHI7A – December 2012 – Revised June 2016
Copyright © 2012–2016, Texas Instruments Incorporated
High-Definition Video Processing Subsystem (HDVPSS)
1.3.10.4 nf_reg3 Register (offset = Ch) [reset = 10101010h]
nf_reg3 is shown in
and described in
.
Figure 1-467. nf_reg3 Register
31
30
29
28
27
26
25
24
SPATIAL_STRENGTH_V_HIGH
R/W-10h
23
22
21
20
19
18
17
16
SPATIAL_STRENGTH_V_LOW
R/W-10h
15
14
13
12
11
10
9
8
SPATIAL_STRENGTH_U_HIGH
R/W-10h
7
6
5
4
3
2
1
0
SPATIAL_STRENGTH_U_LOW
R/W-10h
LEGEND: R/W = Read/Write; R = Read only; W1toCl = Write 1 to clear bit;
-n
= value after reset
Table 1-381. nf_reg3 Register Field Descriptions
Bit
Field
Type
Reset
Description
31-24
SPATIAL_STRENGTH_V
_HIGH
R/W
10h
Spatial high-frequency filter strength of V channel. 0 means disabled.
23-16
SPATIAL_STRENGTH_V
_LOW
R/W
10h
Spatial low-frequency filter strength of V channel. 0 means disabled.
15-8
SPATIAL_STRENGTH_U
_HIGH
R/W
10h
Spatial high-frequency filter strength of U channel. 0 means
disabled.
7-0
SPATIAL_STRENGTH_U
_LOW
R/W
10h
Spatial low-frequency filter strength of U channel. 0 means disabled.