3
SPRUHI7A – December 2012 – Revised June 2016
Copyright © 2012–2016, Texas Instruments Incorporated
List of Figures
List of Figures
1-1.
HDVPSS Detailed Block Diagram
........................................................................................
1-2.
Primary Input Path (PRI) Detailed Block Diagram
.....................................................................
1-3.
Auxiliary Input Path Detailed Block Diagram
...........................................................................
1-4.
VIP Subsystem Detailed Block Diagram
................................................................................
1-5.
HDVPSS Dual Display (PIP) Data Flow
.................................................................................
1-6.
HDVPSS Tri Display Data Flow 1
........................................................................................
1-7.
HDVPSS Tri Display Data Flow 2
........................................................................................
1-8.
HDVPSS Tri Display Dual Transcode
...................................................................................
1-9.
HDVPSS Tri Display Dual Transcode with Video Capture
...........................................................
1-10.
HDVPSS Tri Display with Video Capture
...............................................................................
1-11.
HDVPSS Tri Display with Video Capture and Noise Filter
............................................................
1-12.
MMR Functionality
.........................................................................................................
1-13.
Module to HDVPSS Interrupt Mapping Level 1
........................................................................
1-14.
Module to HDVPSS Interrupt Mapping Level 2
........................................................................
1-15.
Video Encoder Clock/Control Diagram
..................................................................................
1-16.
4:2:0 YCrCb Color Space with Chroma Left-aligned
..................................................................
1-17.
Catmull-Rom Filter Definition
.............................................................................................
1-18.
Definition of 'X'
..............................................................................................................
1-19.
Anchor Pixels
...............................................................................................................
1-20.
4:2:0 Interlaced Scan
......................................................................................................
1-21.
Ideal 4:2:2 Chroma Upsampling for Interlaced Scan
..................................................................
1-22.
Matrix Format
...............................................................................................................
1-23.
Conversion from RGB to YCbCr
.........................................................................................
1-24.
Conversion from YCbCr to RGB
.........................................................................................
1-25.
Conversion from RGB to YCbCr
.........................................................................................
1-26.
Conversion from YCbCr to RGB
.........................................................................................
1-27.
Conversion from RGB to YCbCr
.........................................................................................
1-28.
Conversion from YCbCr to RGB
.........................................................................................
1-29.
Conversion from RGB to YCbCr
.........................................................................................
1-30.
Conversion from YCbCr to RGB
.........................................................................................
1-31.
COMP Module Block Diagram
............................................................................................
1-32.
Display Width and Height Parameters
...................................................................................
1-33.
Blender Diagram
...........................................................................................................
1-34.
Blending and Reordering
..................................................................................................
1-35.
Alpha Blender Block Diagram
............................................................................................
1-36.
CIG Block Diagram
.........................................................................................................
1-37.
GRPX Functional Block Diagram
........................................................................................
1-38.
GRPX Output
...............................................................................................................
1-39.
Region Display Position and Gap Requirement Illustration
...........................................................
1-40.
VENC Block Diagram
......................................................................................................
1-41.
Example of Multiple VENC Synchronization
............................................................................
1-42.
Video Timing
................................................................................................................
1-43.
Input I/F Horizontal Timing
................................................................................................
1-44.
Input I/F Vertical Timing
...................................................................................................
1-45.
Input Data Timing
..........................................................................................................
1-46.
Interrupt Horizontal Timing
................................................................................................
1-47.
Interrupt Vertical Timing
...................................................................................................