Registers
828
SPRUHI7A – December 2012 – Revised June 2016
Copyright © 2012–2016, Texas Instruments Incorporated
High-Definition Video Processing Subsystem (HDVPSS)
1.3.12.10 SD_VENC_dtvs4 Register (offset = 24h) [reset = 20000000h]
SD_VENC_dtvs4 is shown in
and described in
.
DTV Sync Timing 4
Figure 1-505. SD_VENC_dtvs4 Register
31
30
29
28
27
26
25
24
Reserved
DTV_FID_F_STA1
DTV_FID_V_STA1
R-0h
R/W-1h
R/W-0h
23
22
21
20
19
18
17
16
DTV_FID_V_STA1
R/W-0h
15
14
13
12
11
10
9
8
Reserved
DTV_FID_F_STA0
DTV_FID_V_STA0
R-0h
R/W-0h
R/W-0h
7
6
5
4
3
2
1
0
DTV_FID_V_STA0
R/W-0h
LEGEND: R/W = Read/Write; R = Read only; W1toCl = Write 1 to clear bit;
-n
= value after reset
Table 1-421. SD_VENC_dtvs4 Register Field Descriptions
Bit
Field
Type
Reset
Description
31-30
Reserved
R
0h
29
DTV_FID_F_STA1
R/W
1h
DTV FID output start field for fid=1.
28-16
DTV_FID_V_STA1
R/W
0h
DTV FID output start line for fid=1.
15-14
Reserved
R
0h
13
DTV_FID_F_STA0
R/W
0h
DTV FID output start field for fid=0. Optionally works as force FID
toggle enable in progressive or non-interlace mode.
12-0
DTV_FID_V_STA0
R/W
0h
DTV FID output start line for fid=0.