Registers
841
SPRUHI7A – December 2012 – Revised June 2016
Copyright © 2012–2016, Texas Instruments Incorporated
High-Definition Video Processing Subsystem (HDVPSS)
1.3.12.23 SD_VENC_etmg4 Register (offset = 98h) [reset = 0h]
SD_VENC_etmg4 is shown in
and described in
Encoder Timing 4
Figure 1-518. SD_VENC_etmg4 Register
31
30
29
28
27
26
25
24
Reserved
VBI_H_STP
R-0h
R/W-0h
23
22
21
20
19
18
17
16
VBI_H_STP
R/W-0h
15
14
13
12
11
10
9
8
Reserved
VBI_H_STA
R-0h
R/W-0h
7
6
5
4
3
2
1
0
VBI_H_STA
R/W-0h
LEGEND: R/W = Read/Write; R = Read only; W1toCl = Write 1 to clear bit;
-n
= value after reset
Table 1-434. SD_VENC_etmg4 Register Field Descriptions
Bit
Field
Type
Reset
Description
31-29
Reserved
R
0h
28-16
VBI_H_STP
R/W
0h
VBI request stop position.
15-13
Reserved
R
0h
12-0
VBI_H_STA
R/W
0h
VBI request start position.