![Texas Instruments DM38x DaVinci Скачать руководство пользователя страница 776](http://html1.mh-extra.com/html/texas-instruments/dm38x-davinci/dm38x-davinci_user-manual_1097067776.webp)
Registers
776
SPRUHI7A – December 2012 – Revised June 2016
Copyright © 2012–2016, Texas Instruments Incorporated
High-Definition Video Processing Subsystem (HDVPSS)
1.3.9.22 HD_VENC_D_cfg21 Register (offset = 54h) [reset = 0h]
HD_VENC_D_cfg21 is shown in
and described in
Compositor IF Control Register
Figure 1-458. HD_VENC_D_cfg21 Register
31
30
29
28
27
26
25
24
Reserved
R-0h
23
22
21
20
19
18
17
16
OSD_AVD_HW
R/W-0h
15
14
13
12
11
10
9
8
OSD_AVD_HW
OSD_AVST_H
R/W-0h
R/W-0h
7
6
5
4
3
2
1
0
OSD_AVST_H
R/W-0h
LEGEND: R/W = Read/Write; R = Read only; W1toCl = Write 1 to clear bit;
-n
= value after reset
Table 1-371. HD_VENC_D_cfg21 Register Field Descriptions
Bit
Field
Type
Reset
Description
31-24
Reserved
R
0h
Reserved
23-12
OSD_AVD_HW
R/W
0h
Defines the width of each active video line (in number of pixels).
11-0
OSD_AVST_H
R/W
0h
This parameters defines when the first pixel on each line must
appear at the input of the HD_VENC (a fixed offset from
DVO_AVST_H). OSD_AVST_H = DVO_AVST_H – 8.