![Texas Instruments DM38x DaVinci Скачать руководство пользователя страница 773](http://html1.mh-extra.com/html/texas-instruments/dm38x-davinci/dm38x-davinci_user-manual_1097067773.webp)
Registers
773
SPRUHI7A – December 2012 – Revised June 2016
Copyright © 2012–2016, Texas Instruments Incorporated
High-Definition Video Processing Subsystem (HDVPSS)
1.3.9.19 HD_VENC_D_cfg18 Register (offset = 48h) [reset = 0h]
HD_VENC_D_cfg18 is shown in
and described in
DVO Control Register
Figure 1-455. HD_VENC_D_cfg18 Register
31
30
29
28
27
26
25
24
DVO_VS_WD1
R/W-0h
23
22
21
20
19
18
17
16
DVO_VS_ST1
R/W-0h
15
14
13
12
11
10
9
8
DVO_VS_ST1
DVO_AVD_VW2
R/W-0h
R/W-0h
7
6
5
4
3
2
1
0
DVO_AVD_VW2
R/W-0h
LEGEND: R/W = Read/Write; R = Read only; W1toCl = Write 1 to clear bit;
-n
= value after reset
Table 1-368. HD_VENC_D_cfg18 Register Field Descriptions
Bit
Field
Type
Reset
Description
31-24
DVO_VS_WD1
R/W
0h
In progressive mode. it defines the width of the DVO_VS pulse In
interlace mode. it defines the width of the DVO_VS pulse of the first
field.
23-12
DVO_VS_ST1
R/W
0h
In progressive mode, it defines the starting location of the DVO_VS
pulse in a frame. In interlace mode, it defines the starting location of
DVO_VS pulse of the first field.
11-0
DVO_AVD_VW2
R/W
0h
Defines the number of active lines in the second field. This
parameter is only used in interlace mode.