Registers
858
SPRUHI7A – December 2012 – Revised June 2016
Copyright © 2012–2016, Texas Instruments Incorporated
High-Definition Video Processing Subsystem (HDVPSS)
1.3.12.40 SD_VENC_clpf0 Register (offset = 114h) [reset = 0C000000h]
SD_VENC_clpf0 is shown in
and described in
.
CVBS Chroma LPF Coefficient 0
Figure 1-535. SD_VENC_clpf0 Register
31
30
29
28
27
26
25
24
CLPFC3
R/W-Ch
23
22
21
20
19
18
17
16
CLPFC2
R/W-0h
15
14
13
12
11
10
9
8
CLPFC1
R/W-0h
7
6
5
4
3
2
1
0
CLPFC0
R/W-0h
LEGEND: R/W = Read/Write; R = Read only; W1toCl = Write 1 to clear bit;
-n
= value after reset
Table 1-451. SD_VENC_clpf0 Register Field Descriptions
Bit
Field
Type
Reset
Description
31-24
CLPFC3
R/W
Ch
Chroma LPF coefficient 3. s0.7.
23-16
CLPFC2
R/W
0h
Chroma LPF coefficient 2. s0.7.
15-8
CLPFC1
R/W
0h
Chroma LPF coefficient 1. s0.7.
7-0
CLPFC0
R/W
0h
Chroma LPF coefficient 0. s0.7.