![Texas Instruments DM38x DaVinci Скачать руководство пользователя страница 370](http://html1.mh-extra.com/html/texas-instruments/dm38x-davinci/dm38x-davinci_user-manual_1097067370.webp)
Registers
370
SPRUHI7A – December 2012 – Revised June 2016
Copyright © 2012–2016, Texas Instruments Incorporated
High-Definition Video Processing Subsystem (HDVPSS)
1.3.7.1
pid Register (offset = 0h) [reset = 4F002800h]
pid is shown in
and described in
.
PID Register
Figure 1-257. pid Register
31
30
29
28
27
26
25
24
SCHEME
Reserved
FUNC
R-1h
R-0h
R-F00h
23
22
21
20
19
18
17
16
FUNC
R-F00h
15
14
13
12
11
10
9
8
RTL
MAJOR
R-5h
R-0h
7
6
5
4
3
2
1
0
CUSTOM
MINOR
R-0h
R-0h
LEGEND: R/W = Read/Write; R = Read only; W1toCl = Write 1 to clear bit;
-n
= value after reset
Table 1-168. pid Register Field Descriptions
Bit
Field
Type
Reset
Description
31-30
SCHEME
R
1h
The scheme of the register used. This indicates the PDR3.5 Method
29-28
Reserved
R
0h
27-16
FUNC
R
F00h
The function of the module being used
15-11
RTL
R
5h
RTL Release Version The PDR release number of this IP
10-8
MAJOR
R
0h
Major Release Number
7-6
CUSTOM
R
0h
Custom IP
5-0
MINOR
R
0h
Minor Release Number