Registers
686
SPRUHI7A – December 2012 – Revised June 2016
Copyright © 2012–2016, Texas Instruments Incorporated
High-Definition Video Processing Subsystem (HDVPSS)
1.3.8.84 VPDMA_int3_channel5_int_mask Register (offset = 15Ch) [reset = 0h]
VPDMA_int3_channel5_int_mask is shown in
and described in
Figure 1-384. VPDMA_int3_channel5_int_mask Register
31
30
29
28
27
26
25
24
INT_MASK_TRANSC
ODE2_CHROMA
INT_MASK_TRANSC
ODE2_LUMA
INT_MASK_TRANSC
ODE1_CHROMA
INT_MASK_TRANSC
ODE1_LUMA
INT_MASK_AUX_IN
INT_MASK_PIP_FRA
ME
INT_MASK_POST_C
OMP_WR
INT_MASK_VBI_SD_
VENC
R/W-0h
R/W-0h
R/W-0h
R/W-0h
R/W-0h
R/W-0h
R/W-0h
R/W-0h
23
22
21
20
19
18
17
16
Reserved
INT_MASK_NF_LAST
_CHROMA
INT_MASK_NF_LAST
_LUMA
INT_MASK_NF_WRIT
E_CHROMA
INT_MASK_NF_WRIT
E_LUMA
INT_MASK_NF_REA
D
INT_MASK_VIP2_PO
RTB_RGB
INT_MASK_VIP2_PO
RTA_RGB
R-0h
R/W-0h
R/W-0h
R/W-0h
R/W-0h
R/W-0h
R/W-0h
R/W-0h
15
14
13
12
11
10
9
8
INT_MASK_VIP2_PO
RTB_CHROMA
INT_MASK_VIP2_PO
RTB_LUMA
INT_MASK_VIP2_PO
RTA_CHROMA
INT_MASK_VIP2_PO
RTA_LUMA
INT_MASK_VIP2_MU
LT_ANCB_SRC15
INT_MASK_VIP2_MU
LT_ANCB_SRC14
INT_MASK_VIP2_MU
LT_ANCB_SRC13
INT_MASK_VIP2_MU
LT_ANCB_SRC12
R/W-0h
R/W-0h
R/W-0h
R/W-0h
R/W-0h
R/W-0h
R/W-0h
R/W-0h
7
6
5
4
3
2
1
0
INT_MASK_VIP2_MU
LT_ANCB_SRC11
INT_MASK_VIP2_MU
LT_ANCB_SRC10
INT_MASK_VIP2_MU
LT_ANCB_SRC9
INT_MASK_VIP2_MU
LT_ANCB_SRC8
INT_MASK_VIP2_MU
LT_ANCB_SRC7
INT_MASK_VIP2_MU
LT_ANCB_SRC6
INT_MASK_VIP2_MU
LT_ANCB_SRC5
INT_MASK_VIP2_MU
LT_ANCB_SRC4
R/W-0h
R/W-0h
R/W-0h
R/W-0h
R/W-0h
R/W-0h
R/W-0h
R/W-0h
LEGEND: R/W = Read/Write; R = Read only; W1toCl = Write 1 to clear bit;
-n
= value after reset
Table 1-296. VPDMA_int3_channel5_int_mask Register Field Descriptions
Bit
Field
Type
Reset
Description
31
INT_MASK_TRANSCODE
2_CHROMA
R/W
0h
The interrupt for should generate an interrupt on interrupt
vpdma_int3. Write a 1 for the interrupt event to trigger the interrupt
signal.
30
INT_MASK_TRANSCODE
2_LUMA
R/W
0h
The interrupt for should generate an interrupt on interrupt
vpdma_int3. Write a 1 for the interrupt event to trigger the interrupt
signal.
29
INT_MASK_TRANSCODE
1_CHROMA
R/W
0h
The interrupt for should generate an interrupt on interrupt
vpdma_int3. Write a 1 for the interrupt event to trigger the interrupt
signal.
28
INT_MASK_TRANSCODE
1_LUMA
R/W
0h
The interrupt for should generate an interrupt on interrupt
vpdma_int3. Write a 1 for the interrupt event to trigger the interrupt
signal.
27
INT_MASK_AUX_IN
R/W
0h
The interrupt for Auxilary Data for the Compositor Frame From
Memory should generate an interrupt on interrupt vpdma_int3. Write
a 1 for the interrupt event to trigger the interrupt signal.
26
INT_MASK_PIP_FRAME
R/W
0h
The interrupt for PIP Data for the Compositor Frame From Memory
should generate an interrupt on interrupt vpdma_int3. Write a 1 for
the interrupt event to trigger the interrupt signal.
25
INT_MASK_POST_COMP
_WR
R/W
0h
The interrupt for Post Compositer Writeback to Memory should
generate an interrupt on interrupt vpdma_int3. Write a 1 for the
interrupt event to trigger the interrupt signal.
24
INT_MASK_VBI_SD_VEN
C
R/W
0h
The interrupt for SD Video Encoder VBI Data should generate an
interrupt on interrupt vpdma_int3. Write a 1 for the interrupt event to
trigger the interrupt signal.
23
Reserved
R
0h
22
INT_MASK_NF_LAST_C
HROMA
R/W
0h
The interrupt for should generate an interrupt on interrupt
vpdma_int3. Write a 1 for the interrupt event to trigger the interrupt
signal.
21
INT_MASK_NF_LAST_LU
MA
R/W
0h
The interrupt for should generate an interrupt on interrupt
vpdma_int3. Write a 1 for the interrupt event to trigger the interrupt
signal.