Registers
539
SPRUHI7A – December 2012 – Revised June 2016
Copyright © 2012–2016, Texas Instruments Incorporated
High-Definition Video Processing Subsystem (HDVPSS)
Table 1-248. VPDMA_int1_channel1_int_mask Register Field Descriptions (continued)
Bit
Field
Type
Reset
Description
20
INT_MASK_VIP1_MULT_
PORTA_SRC14
R/W
0h
The interrupt for Video Input 1 Port A Channel 14 should generate
an interrupt on interrupt vpdma_int1. Write a 1 for the interrupt event
to trigger the interrupt signal.
19
INT_MASK_VIP1_MULT_
PORTA_SRC13
R/W
0h
The interrupt for Video Input 1 Port A Channel 13 should generate
an interrupt on interrupt vpdma_int1. Write a 1 for the interrupt event
to trigger the interrupt signal.
18
INT_MASK_VIP1_MULT_
PORTA_SRC12
R/W
0h
The interrupt for Video Input 1 Port A Channel 12 should generate
an interrupt on interrupt vpdma_int1. Write a 1 for the interrupt event
to trigger the interrupt signal.
17
INT_MASK_VIP1_MULT_
PORTA_SRC11
R/W
0h
The interrupt for Video Input 1 Port A Channel 11 should generate
an interrupt on interrupt vpdma_int1. Write a 1 for the interrupt event
to trigger the interrupt signal.
16
INT_MASK_VIP1_MULT_
PORTA_SRC10
R/W
0h
The interrupt for Video Input 1 Port A Channel 10 should generate
an interrupt on interrupt vpdma_int1. Write a 1 for the interrupt event
to trigger the interrupt signal.
15
INT_MASK_VIP1_MULT_
PORTA_SRC9
R/W
0h
The interrupt for Video Input 1 Port A Channel 9 should generate an
interrupt on interrupt vpdma_int1. Write a 1 for the interrupt event to
trigger the interrupt signal.
14
INT_MASK_VIP1_MULT_
PORTA_SRC8
R/W
0h
The interrupt for Video Input 1 Port A Channel 8 should generate an
interrupt on interrupt vpdma_int1. Write a 1 for the interrupt event to
trigger the interrupt signal.
13
INT_MASK_VIP1_MULT_
PORTA_SRC7
R/W
0h
The interrupt for Video Input 1 Port A Channel 7 should generate an
interrupt on interrupt vpdma_int1. Write a 1 for the interrupt event to
trigger the interrupt signal.
12
INT_MASK_VIP1_MULT_
PORTA_SRC6
R/W
0h
The interrupt for Video Input 1 Port A Channel 6 should generate an
interrupt on interrupt vpdma_int1. Write a 1 for the interrupt event to
trigger the interrupt signal.
11
INT_MASK_VIP1_MULT_
PORTA_SRC5
R/W
0h
The interrupt for Video Input 1 Port A Channel 5 should generate an
interrupt on interrupt vpdma_int1. Write a 1 for the interrupt event to
trigger the interrupt signal.
10
INT_MASK_VIP1_MULT_
PORTA_SRC4
R/W
0h
The interrupt for Video Input 1 Port A Channel 4 should generate an
interrupt on interrupt vpdma_int1. Write a 1 for the interrupt event to
trigger the interrupt signal.
9
INT_MASK_VIP1_MULT_
PORTA_SRC3
R/W
0h
The interrupt for Video Input 1 Port A Channel 3 should generate an
interrupt on interrupt vpdma_int1. Write a 1 for the interrupt event to
trigger the interrupt signal.
8
INT_MASK_VIP1_MULT_
PORTA_SRC2
R/W
0h
The interrupt for Video Input 1 Port A Channel 2 should generate an
interrupt on interrupt vpdma_int1. Write a 1 for the interrupt event to
trigger the interrupt signal.
7
INT_MASK_VIP1_MULT_
PORTA_SRC1
R/W
0h
The interrupt for Video Input 1 Port A Channel 1 should generate an
interrupt on interrupt vpdma_int1. Write a 1 for the interrupt event to
trigger the interrupt signal.
6
INT_MASK_VIP1_MULT_
PORTA_SRC0
R/W
0h
The interrupt for Video Input 1 Port A Channel 0 should generate an
interrupt on interrupt vpdma_int1. Write a 1 for the interrupt event to
trigger the interrupt signal.
5
INT_MASK_GRPX3_CLU
T
R/W
0h
The interrupt for Graphics 2 Color Lookup Table Load from Memory
should generate an interrupt on interrupt vpdma_int1. Write a 1 for
the interrupt event to trigger the interrupt signal.
4
INT_MASK_GRPX2_CLU
T
R/W
0h
The interrupt for Graphics 1 Color Lookup Table Load from Memory
should generate an interrupt on interrupt vpdma_int1. Write a 1 for
the interrupt event to trigger the interrupt signal.
3
INT_MASK_GRPX1_CLU
T
R/W
0h
The interrupt for Graphics 0 Color Lookup Table Load from Memory
should generate an interrupt on interrupt vpdma_int1. Write a 1 for
the interrupt event to trigger the interrupt signal.