Registers
812
SPRUHI7A – December 2012 – Revised June 2016
Copyright © 2012–2016, Texas Instruments Incorporated
High-Definition Video Processing Subsystem (HDVPSS)
1.3.11.18 SC_M_cfg_sc21 Register (offset = 54h) [reset = 0h]
SC_M_cfg_sc21 is shown in
and described in
.
Figure 1-491. SC_M_cfg_sc21 Register
31
30
29
28
27
26
25
24
Reserved
R-0h
23
22
21
20
19
18
17
16
CFG_NL_LO_SLOPE
R/W-0h
15
14
13
12
11
10
9
8
Reserved
CFG_NL_LO_THR
R-0h
R/W-0h
7
6
5
4
3
2
1
0
CFG_NL_LO_THR
R/W-0h
LEGEND: R/W = Read/Write; R = Read only; W1toCl = Write 1 to clear bit;
-n
= value after reset
Table 1-406. SC_M_cfg_sc21 Register Field Descriptions
Bit
Field
Type
Reset
Description
31-24
Reserved
R
0h
23-16
CFG_NL_LO_SLOPE
R/W
0h
This parameter is used by the peaking block. Slope of the nonlinear
peaking function. The format is fixed point 4.4.
15-9
Reserved
R
0h
8-0
CFG_NL_LO_THR
R/W
0h
This parameter is used by the peaking block. Threshold for the
nonlinear peaking function. Must be 0