Registers
652
SPRUHI7A – December 2012 – Revised June 2016
Copyright © 2012–2016, Texas Instruments Incorporated
High-Definition Video Processing Subsystem (HDVPSS)
1.3.8.74 VPDMA_int3_channel0_int_mask Register (offset = 134h) [reset = 0h]
VPDMA_int3_channel0_int_mask is shown in
and described in
Figure 1-374. VPDMA_int3_channel0_int_mask Register
31
30
29
28
27
26
25
24
INT_MASK_GRPX3
INT_MASK_GRPX2
INT_MASK_GRPX1
INT_MASK_SCALER
_OUT
Reserved
R/W-0h
R/W-0h
R/W-0h
R/W-0h
R-0h
23
22
21
20
19
18
17
16
Reserved
INT_MASK_SCALER
_CHROMA
INT_MASK_SCALER
_LUMA
INT_MASK_HQ_SCA
LER
Reserved
R-0h
R/W-0h
R/W-0h
R/W-0h
R-0h
15
14
13
12
11
10
9
8
INT_MASK_HQ_MV_
OUT
Reserved
INT_MASK_HQ_MV
Reserved
R/W-0h
R-0h
R/W-0h
R-0h
7
6
5
4
3
2
1
0
Reserved
INT_MASK_HQ_VID3
_CHROMA
INT_MASK_HQ_VID3
_LUMA
INT_MASK_HQ_VID2
_CHROMA
INT_MASK_HQ_VID2
_LUMA
INT_MASK_HQ_VID1
_CHROMA
INT_MASK_HQ_VID1
_LUMA
R-0h
R/W-0h
R/W-0h
R/W-0h
R/W-0h
R/W-0h
R/W-0h
LEGEND: R/W = Read/Write; R = Read only; W1toCl = Write 1 to clear bit;
-n
= value after reset
Table 1-286. VPDMA_int3_channel0_int_mask Register Field Descriptions
Bit
Field
Type
Reset
Description
31
INT_MASK_GRPX3
R/W
0h
The interrupt for Graphcis 2 Data should generate an interrupt on
interrupt vpdma_int3. Write a 1 for the interrupt event to trigger the
interrupt signal.
30
INT_MASK_GRPX2
R/W
0h
The interrupt for Graphics 1 Data should generate an interrupt on
interrupt vpdma_int3. Write a 1 for the interrupt event to trigger the
interrupt signal.
29
INT_MASK_GRPX1
R/W
0h
The interrupt for Graphics 0 Data should generate an interrupt on
interrupt vpdma_int3. Write a 1 for the interrupt event to trigger the
interrupt signal.
28
INT_MASK_SCALER_OU
T
R/W
0h
The interrupt for Low Cost DEI Scalar Write to Memory should
generate an interrupt on interrupt vpdma_int3. Write a 1 for the
interrupt event to trigger the interrupt signal.
27-20
Reserved
R
0h
19
INT_MASK_SCALER_CH
ROMA
R/W
0h
The interrupt for should generate an interrupt on interrupt
vpdma_int3. Write a 1 for the interrupt event to trigger the interrupt
signal.
18
INT_MASK_SCALER_LU
MA
R/W
0h
The interrupt for should generate an interrupt on interrupt
vpdma_int3. Write a 1 for the interrupt event to trigger the interrupt
signal.
17
INT_MASK_HQ_SCALER
R/W
0h
The interrupt for High Quality DEI Scaler Write to Memory should
generate an interrupt on interrupt vpdma_int3. Write a 1 for the
interrupt event to trigger the interrupt signal.
16
Reserved
R
0h
15
INT_MASK_HQ_MV_OUT R/W
0h
The interrupt for Low Cost DEI Motion Vector Write should generate
an interrupt on interrupt vpdma_int3. Write a 1 for the interrupt event
to trigger the interrupt signal.
14-13
Reserved
R
0h
12
INT_MASK_HQ_MV
R/W
0h
The interrupt for Low Cost DEI Motion Vector should generate an
interrupt on interrupt vpdma_int3. Write a 1 for the interrupt event to
trigger the interrupt signal.
11-6
Reserved
R
0h