Registers
798
SPRUHI7A – December 2012 – Revised June 2016
Copyright © 2012–2016, Texas Instruments Incorporated
High-Definition Video Processing Subsystem (HDVPSS)
1.3.11.4 SC_M_cfg_sc3 Register (offset = Ch) [reset = 0h]
SC_M_cfg_sc3 is shown in
and described in
Figure 1-477. SC_M_cfg_sc3 Register
31
30
29
28
27
26
25
24
Reserved
CFG_ROW_ACC_OFFSET_B
R-0h
R/W-0h
23
22
21
20
19
18
17
16
CFG_ROW_ACC_OFFSET_B
R/W-0h
15
14
13
12
11
10
9
8
CFG_ROW_ACC_OFFSET_B
R/W-0h
7
6
5
4
3
2
1
0
CFG_ROW_ACC_OFFSET_B
R/W-0h
LEGEND: R/W = Read/Write; R = Read only; W1toCl = Write 1 to clear bit;
-n
= value after reset
Table 1-392. SC_M_cfg_sc3 Register Field Descriptions
Bit
Field
Type
Reset
Description
31-28
Reserved
R
0h
27-0
CFG_ROW_ACC_OFFSE
T_B
R/W
0h
This parameter is used by vertical scaling. It defines the vertical
offset during vertical scaling. In progressive mode: this parameter
will not be used. In interlace mode: this offset will be applied to the
bottom field.