![Xilinx Virtex-II Pro PPC405 User Manual Download Page 524](http://html1.mh-extra.com/html/xilinx/virtex-ii-pro-ppc405/virtex-ii-pro-ppc405_user-manual_3410279524.webp)
832
March 2002 Release
1-800-255-7778
Virtex-II Pro™ Platform FPGA Documentation
Appendix C:
Simplified Mnemonics
R
The effect of a subtract-immediate instruction can be achieved by using an add-immediate
instruction with a negative immediate operand. In the following table,
value
represents a
signed immediate operand.
TLB-Management Instructions
The simplified mnemonics for TLB-management instructions are listed in
.
Trap Instructions
System-trap instructions use the TO opcode field to specify the trap condition. Simplified
trap mnemonics are provided for the most common encodings of TO. These mnemonics
encode the trap condition as part of the mnemonic rather than as a numeric operand.
shows the abbreviations for the comparison operations used in the formation of
the simplified trap mnemonics. In this table, the column headed “
<
U” indicates an
unsigned less-than comparison and the column headed “
>
U” indicates an unsigned
greater-than comparison
Table C-17:
Simplified Mnemonics for Subtract Instructions
Operation
Simplified Mnemonic
Equivalent Mnemonic
Subtract (
r
A
−
r
B)
sub
r
D,
r
A,
r
B
subf
r
D,
r
B,
r
A
sub.
r
D,
r
A,
r
B
subf.
r
D,
r
B,
r
A
subo
r
D,
r
A,
r
B
subfo
r
D,
r
B,
r
A
subo.
r
D,
r
A,
r
B
subfo.
r
D,
r
B,
r
A
Subtract Carrying (
r
A
−
r
B)
subc
r
D,
r
A,
r
B
subfc
r
D,
r
B,
r
A
subc.
r
D,
r
A,
r
B
subfc.
r
D,
r
B,
r
A
subco
r
D,
r
A,
r
B
subfco
r
D,
r
B,
r
A
subco.
r
D,
r
A,
r
B
subfco.
r
D,
r
B,
r
A
Subtract Immediate (
r
A
−
value)
subi
r
D,
r
A, value
addi
r
D,
r
A,
−
value
Subtract Immediate Shifted (
r
A
−
value
||
16
0)
subis
r
D,
r
A, value
addis
r
D,
r
A,
−
value
Subtract Immediate Carrying (
r
A
−
value)
subic
r
D,
r
A, value
addic
r
D,
r
A,
−
value
Subtract Immediate Carrying and Record (
r
A
−
value)
subic.
r
D,
r
A, value
addic.
r
D,
r
A,
−
value
Table C-18:
Simplified Mnemonics for TLB-Management Instructions
Operation
Simplified Mnemonic
Equivalent Mnemonic
Read TLBHI Portion of TLB Entry
tlbrehi
r
D,
r
A
tlbre
r
D,
r
A, 0
Read TLBLO Portion of TLB Entry
tlbrelo
r
D,
r
A
tlbre
r
D,
r
A, 1
Write TLBHI Portion of TLB Entry
tlbwehi
r
D,
r
A
tlbwe
r
D,
r
A, 0
Write TLBLO Portion of TLB Entry
tlbwelo
r
D,
r
A
tlbwe
r
D,
r
A, 1