List of Tables
Revision History .................................................................................................. 45
Documentation Conventions ................................................................................ 49
TM4C1294NCPDT Microcontroller Features .......................................................... 52
Summary of Processor Mode, Privilege Level, and Stack Use ................................ 85
Processor Register Map ....................................................................................... 86
PSR Register Combinations ................................................................................. 92
Memory Map ..................................................................................................... 103
Memory Access Behavior ................................................................................... 107
SRAM Memory Bit-Banding Regions ................................................................... 109
Peripheral Memory Bit-Banding Regions ............................................................. 109
Exception Types ................................................................................................ 115
Interrupts .......................................................................................................... 116
Exception Return Behavior ................................................................................. 123
Faults ............................................................................................................... 124
Fault Status and Fault Address Registers ............................................................ 125
Cortex-M4F Instruction Summary ....................................................................... 127
Core Peripheral Register Regions ....................................................................... 134
Memory Attributes Summary .............................................................................. 138
TEX, S, C, and B Bit Field Encoding ................................................................... 140
Cache Policy for Memory Attribute Encoding ....................................................... 141
AP Bit Field Encoding ........................................................................................ 141
Memory Region Attributes for Tiva™ C Series Microcontrollers ............................. 142
QNaN and SNaN Handling ................................................................................. 145
Peripherals Register Map ................................................................................... 146
Interrupt Priority Levels ...................................................................................... 171
Example SIZE Field Values ................................................................................ 199
JTAG_SWD_SWO Signals (128TQFP) ............................................................... 208
JTAG Port Pins State after Power-On Reset or RST assertion .............................. 210
JTAG Instruction Register Commands ................................................................. 216
System Control & Clocks Signals (128TQFP) ...................................................... 220
Reset Sources ................................................................................................... 221
Clock Source Options ........................................................................................ 231
Clock Source State Following POR ..................................................................... 231
System Clock Frequency ................................................................................... 235
=480 MHz ............................................................ 237
Actual PLL Frequency ........................................................................................ 238
Peripheral Memory Power Control ...................................................................... 243
Maximum System Clock and PIOSC Frequency with Respect to LDO Voltage ....... 244
MOSC Configurations ........................................................................................ 247
System Control Register Map ............................................................................. 247
MEMTIM0 Register Configuration versus Frequency ............................................ 277
MOSC Configurations ........................................................................................ 281
Maximum System Clock and PIOSC Frequency with Respect to LDO Voltage ....... 300
Maximum System Clock and PIOSC Frequency with Respect to LDO Voltage ....... 303
Module Power Control ........................................................................................ 451
Module Power Control ........................................................................................ 453
17
June 18, 2014
Texas Instruments-Production Data
Tiva
™
TM4C1294NCPDT Microcontroller