GPIO Pins With Special Considerations .............................................................. 770
GPIO Pins With Special Considerations .............................................................. 776
GPIO Pins With Special Considerations .............................................................. 778
GPIO Pins With Special Considerations .............................................................. 781
GPIO Pins With Special Considerations .............................................................. 787
GPIO Drive Strength Options .............................................................................. 800
External Peripheral Interface Signals (128TQFP) ................................................. 817
EPI Interface Options ......................................................................................... 822
EPI SDRAM x16 Signal Connections .................................................................. 823
CS CSCFG Encodings ...................................................................... 827
Dual- and Quad- Chip Select Address Mappings ................................................. 828
Chip Select Configuration Register Assignment ................................................... 829
Capabilities of Host Bus 8 and Host Bus 16 Modes .............................................. 829
EPI Host-Bus 8 Signal Connections .................................................................... 831
EPI Host-Bus 16 Signal Connections .................................................................. 833
PSRAM Fixed Latency Wait State Configuration .................................................. 838
Data Phase Wait State Programming .................................................................. 843
EPI General-Purpose Signal Connections ........................................................... 849
External Peripheral Interface (EPI) Register Map ................................................. 854
CS CSCFG Encodings ...................................................................... 880
CS CSCFG Encodings ...................................................................... 886
Endian Configuration ......................................................................................... 947
Endian Configuration with Bit Reversal ................................................................ 947
CCM Register Map ............................................................................................ 949
Available CCP Pins ............................................................................................ 956
General-Purpose Timers Signals (128TQFP) ....................................................... 957
General-Purpose Timer Capabilities .................................................................... 958
Counter Values When the Timer is Enabled in Periodic or One-Shot Modes .......... 960
16-Bit Timer With Prescaler Configurations ......................................................... 961
Counter Values When the Timer is Enabled in RTC Mode .................................... 962
Counter Values When the Timer is Enabled in Input Edge-Count Mode ................. 963
Counter Values When the Timer is Enabled in Input Event-Count Mode ................ 964
Counter Values When the Timer is Enabled in PWM Mode ................................... 966
Timeout Actions for GPTM Modes ...................................................................... 969
Timers Register Map .......................................................................................... 974
Watchdog Timers Register Map ........................................................................ 1031
ADC Signals (128TQFP) .................................................................................. 1055
Samples and FIFO Depth of Sequencers .......................................................... 1056
Sample and Hold Width in ADC Clocks ............................................................. 1058
= 16 MHz ..................... 1059
= 32 MHz ..................... 1059
Differential Sampling Pairs ............................................................................... 1066
ADC Register Map ........................................................................................... 1073
Sample and Hold Width in ADC Clocks ............................................................. 1127
Sample and Hold Width in ADC Clocks ............................................................. 1139
Sample and Hold Width in ADC Clocks ............................................................. 1147
UART Signals (128TQFP) ................................................................................ 1163
Flow Control Mode ........................................................................................... 1169
19
June 18, 2014
Texas Instruments-Production Data
Tiva
™
TM4C1294NCPDT Microcontroller