Register 9: NMI Cause Register (NMIC), offset 0x064
This register provides the detailed information on the cause of an NMI interrupt. These bits are set
via hardware when the event occurs AND the higher level control indicates that it should be NMI
event.
Note:
The
NMIC
register has to be cleared by the following sequence:
1.
Read the
NMIC
register to identify the source of the NMI.
2.
Clear the source of the NMI.
3.
Read the
NMIC
register again to check the status.
4.
Write a 0 into the
NMIC
register bit that corresponds with the NMI source.
5.
Read the
NMIC
to check whether it is cleared. If not, repeat 3 on page 271 and
4 on page 271 again.
NMI Cause Register (NMIC)
Base 0x400F.E000
Offset 0x064
Type RW, reset 0x0000.0000
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
MOSCFAIL
reserved
RW
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
Type
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Reset
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
EXTERNAL
reserved
POWER
WDT0
reserved
WDT1
reserved
TAMPER
reserved
RW
RO
RW
RW
RO
RW
RO
RO
RO
RW
RO
RO
RO
RO
RO
RO
Type
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Reset
Description
Reset
Type
Name
Bit/Field
Software should not rely on the value of a reserved bit. To provide
compatibility with future products, the value of a reserved bit should be
preserved across a read-modify-write operation.
0
RO
reserved
31:17
MOSC Failure NMI
Description
Value
No MOSC failure has occurred.
0
An NMI has occurred due to a MOSC failure.
1
0
RW
MOSCFAIL
16
Software should not rely on the value of a reserved bit. To provide
compatibility with future products, the value of a reserved bit should be
preserved across a read-modify-write operation.
0
RO
reserved
15:10
271
June 18, 2014
Texas Instruments-Production Data
Tiva
™
TM4C1294NCPDT Microcontroller