Register 32: USB Power Domain Status (USBPDS), offset 0x280
This register provides the status of power to the USB SRAM memory array.
Note:
If the
USBMPC
register's
PWRCTL
field is set to 0x3 and the power domain to the USB is
turned off by writing a 0 to the
P0
bit of the
PCUSB
register, then the SRAM memory goes
into retention and the
MEMSTAT
field of the
USBPDS
register reads as 0x1 (retention).
USB Power Domain Status (USBPDS)
Base 0x400F.E000
Offset 0x280
Type RO, reset 0x0000.003F
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
reserved
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
Type
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Reset
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
PWRSTAT
MEMSTAT
reserved
reserved
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
Type
1
1
1
1
1
1
0
0
0
0
0
0
0
0
0
0
Reset
Description
Reset
Type
Name
Bit/Field
Software should not rely on the value of a reserved bit. To provide
compatibility with future products, the value of a reserved bit should be
preserved across a read-modify-write operation.
0
RO
reserved
31:6
Software should not rely on the value of a reserved bit. To provide
compatibility with future products, the value of a reserved bit should be
preserved across a read-modify-write operation.
0x3
RO
reserved
5:4
Memory Array Power Status
Displays status of USB SRAM memory
Description
Value
Array OFF
0x0
SRAM Retention
0x1
Reserved
0x2
Array On
0x3
0x3
RO
MEMSTAT
3:2
Power Domain Status
Description
Value
OFF
0x0
Reserved
0x1-0x2
ON
0x3
0x3
RO
PWRSTAT
1:0
June 18, 2014
312
Texas Instruments-Production Data
System Control