GPIO 2-mA Drive Select (GPIODR2R), offset 0x500 ........................................................ 772
GPIO 4-mA Drive Select (GPIODR4R), offset 0x504 ........................................................ 773
GPIO 8-mA Drive Select (GPIODR8R), offset 0x508 ........................................................ 774
GPIO Open Drain Select (GPIOODR), offset 0x50C ......................................................... 775
GPIO Pull-Up Select (GPIOPUR), offset 0x510 ................................................................ 776
GPIO Pull-Down Select (GPIOPDR), offset 0x514 ........................................................... 778
GPIO Slew Rate Control Select (GPIOSLR), offset 0x518 ................................................ 780
GPIO Digital Enable (GPIODEN), offset 0x51C ................................................................ 781
GPIO Lock (GPIOLOCK), offset 0x520 ............................................................................ 783
GPIO Commit (GPIOCR), offset 0x524 ............................................................................ 784
GPIO Analog Mode Select (GPIOAMSEL), offset 0x528 ................................................... 786
GPIO Port Control (GPIOPCTL), offset 0x52C ................................................................. 787
GPIO ADC Control (GPIOADCCTL), offset 0x530 ............................................................ 789
GPIO DMA Control (GPIODMACTL), offset 0x534 ........................................................... 790
GPIO Select Interrupt (GPIOSI), offset 0x538 .................................................................. 791
GPIO 12-mA Drive Select (GPIODR12R), offset 0x53C .................................................... 792
GPIO Wake Pin Enable (GPIOWAKEPEN), offset 0x540 .................................................. 793
GPIO Wake Level (GPIOWAKELVL), offset 0x544 ........................................................... 795
GPIO Wake Status (GPIOWAKESTAT), offset 0x548 ....................................................... 797
GPIO Peripheral Property (GPIOPP), offset 0xFC0 .......................................................... 799
GPIO Peripheral Configuration (GPIOPC), offset 0xFC4 ................................................... 800
GPIO Peripheral Identification 4 (GPIOPeriphID4), offset 0xFD0 ....................................... 803
GPIO Peripheral Identification 5 (GPIOPeriphID5), offset 0xFD4 ....................................... 804
GPIO Peripheral Identification 6 (GPIOPeriphID6), offset 0xFD8 ....................................... 805
GPIO Peripheral Identification 7 (GPIOPeriphID7), offset 0xFDC ...................................... 806
GPIO Peripheral Identification 0 (GPIOPeriphID0), offset 0xFE0 ....................................... 807
GPIO Peripheral Identification 1 (GPIOPeriphID1), offset 0xFE4 ....................................... 808
GPIO Peripheral Identification 2 (GPIOPeriphID2), offset 0xFE8 ....................................... 809
GPIO Peripheral Identification 3 (GPIOPeriphID3), offset 0xFEC ...................................... 810
GPIO PrimeCell Identification 0 (GPIOPCellID0), offset 0xFF0 .......................................... 811
GPIO PrimeCell Identification 1 (GPIOPCellID1), offset 0xFF4 .......................................... 812
GPIO PrimeCell Identification 2 (GPIOPCellID2), offset 0xFF8 .......................................... 813
GPIO PrimeCell Identification 3 (GPIOPCellID3), offset 0xFFC ......................................... 814
External Peripheral Interface (EPI) ............................................................................................. 815
EPI Configuration (EPICFG), offset 0x000 ....................................................................... 857
EPI Main Baud Rate (EPIBAUD), offset 0x004 ................................................................. 859
EPI Main Baud Rate (EPIBAUD2), offset 0x008 ............................................................... 861
EPI SDRAM Configuration (EPISDRAMCFG), offset 0x010 .............................................. 863
EPI Host-Bus 8 Configuration (EPIHB8CFG), offset 0x010 ............................................... 865
EPI Host-Bus 16 Configuration (EPIHB16CFG), offset 0x010 ........................................... 870
EPI General-Purpose Configuration (EPIGPCFG), offset 0x010 ........................................ 876
EPI Host-Bus 8 Configuration 2 (EPIHB8CFG2), offset 0x014 .......................................... 879
EPI Host-Bus 16 Configuration 2 (EPIHB16CFG2), offset 0x014 ....................................... 885
EPI Address Map (EPIADDRMAP), offset 0x01C ............................................................. 892
EPI Read Size 0 (EPIRSIZE0), offset 0x020 .................................................................... 895
EPI Read Size 1 (EPIRSIZE1), offset 0x030 .................................................................... 895
EPI Read Address 0 (EPIRADDR0), offset 0x024 ............................................................ 896
EPI Read Address 1 (EPIRADDR1), offset 0x034 ............................................................ 896
33
June 18, 2014
Texas Instruments-Production Data
Tiva
™
TM4C1294NCPDT Microcontroller