Register 14: UART DMA Control (UARTDMACTL), offset 0x048
The
UARTDMACTL
register is the DMA control register.
UART DMA Control (UARTDMACTL)
UART0 base: 0x4000.C000
UART1 base: 0x4000.D000
UART2 base: 0x4000.E000
UART3 base: 0x4000.F000
UART4 base: 0x4001.0000
UART5 base: 0x4001.1000
UART6 base: 0x4001.2000
UART7 base: 0x4001.3000
Offset 0x048
Type RW, reset 0x0000.0000
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
reserved
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
Type
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Reset
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
RXDMAE
TXDMAE
DMAERR
reserved
RW
RW
RW
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
Type
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Reset
Description
Reset
Type
Name
Bit/Field
Software should not rely on the value of a reserved bit. To provide
compatibility with future products, the value of a reserved bit should be
preserved across a read-modify-write operation.
0x00000.000
RO
reserved
31:3
DMA on Error
Description
Value
µDMA receive requests are unaffected when a receive error
occurs.
0
µDMA receive requests are automatically disabled when a
receive error occurs.
1
0
RW
DMAERR
2
Transmit DMA Enable
Description
Value
µDMA for the transmit FIFO is disabled.
0
µDMA for the transmit FIFO is enabled.
1
0
RW
TXDMAE
1
Receive DMA Enable
Description
Value
µDMA for the receive FIFO is disabled.
0
µDMA for the receive FIFO is enabled.
1
0
RW
RXDMAE
0
June 18, 2014
1208
Texas Instruments-Production Data
Universal Asynchronous Receivers/Transmitters (UARTs)