Register 99: Analog-to-Digital Converter Run Mode Clock Gating Control
(RCGCADC), offset 0x638
The
RCGCADC
register provides software the capability to enable and disable the ADC modules
in Run mode. When enabled, a module is provided a clock and accesses to module registers are
allowed. When disabled, the clock is disabled to save power and accesses to module registers
generate a bus fault.
Important:
This register should be used to control the clocking for the ADC modules.
Analog-to-Digital Converter Run Mode Clock Gating Control (RCGCADC)
Base 0x400F.E000
Offset 0x638
Type RW, reset 0x0000.0000
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
reserved
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
Type
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Reset
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
R0
R1
reserved
RW
RW
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
Type
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Reset
Description
Reset
Type
Name
Bit/Field
Software should not rely on the value of a reserved bit. To provide
compatibility with future products, the value of a reserved bit should be
preserved across a read-modify-write operation.
0
RO
reserved
31:2
ADC Module 1 Run Mode Clock Gating Control
Description
Value
ADC module 1 is disabled.
0
Enable and provide a clock to ADC module 1 in Run mode.
1
0
RW
R1
1
ADC Module 0 Run Mode Clock Gating Control
Description
Value
ADC module 0 is disabled.
0
Enable and provide a clock to ADC module 0 in Run mode.
1
0
RW
R0
0
June 18, 2014
396
Texas Instruments-Production Data
System Control