Register 7: Reset Cause (RESC), offset 0x05C
This register is set with the reset cause after reset. The bits in this register are sticky and maintain
their state across multiple reset sequences. If a full POK-POR is initiated, the POR bit in the
RESC
register is set and all other bits are cleared. If the
WDOGn
,
BOR
or
EXTRES
configuration fields are
set to 0x3 in the
RESBEHAVCTL
register and a simulated POR is initiated, the cause of the reset
is reflected in the
RESC
register.
Note:
After the
Reset Cause (RESC)
register is read, the
Hibernate Raw Interrupt Status
(HIBRIS)
register in the Hibernation module must be evaluated to determine the full cause
of the reset. Although an external reset assertion or POR resulting from a wake event is
registered in the
RESC
register, the specific external wake source, including a low battery
detect, is only registered in the
HIBRIS
register.
Reset Cause (RESC)
Base 0x400F.E000
Offset 0x05C
Type RW, reset 0x0000.0002
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
MOSCFAIL
reserved
RW
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
Type
-
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Reset
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
EXT
POR
BOR
WDT0
SW
WDT1
reserved
HSSR
reserved
RW
RW
RW
RW
RW
RW
RO
RO
RO
RO
RO
RO
RW
RO
RO
RO
Type
0
1
0
0
0
0
0
0
0
0
0
0
-
0
0
0
Reset
Description
Reset
Type
Name
Bit/Field
Software should not rely on the value of a reserved bit. To provide
compatibility with future products, the value of a reserved bit should be
preserved across a read-modify-write operation.
0x000
RO
reserved
31:17
MOSC Failure Reset
Writing a 0 to this bit clears it.
Description
Value
When read, this bit indicates that a MOSC failure has not
generated a reset since the previous power-on reset.
Writing a 0 to this bit clears it.
0
When read, this bit indicates that the MOSC circuit was enabled
for clock validation and failed while the
MOSCIM
bit in the
MOSCCTL
register is clear, generating a reset event.
1
-
RW
MOSCFAIL
16
Software should not rely on the value of a reserved bit. To provide
compatibility with future products, the value of a reserved bit should be
preserved across a read-modify-write operation.
0
RO
reserved
15:13
267
June 18, 2014
Texas Instruments-Production Data
Tiva
™
TM4C1294NCPDT Microcontroller