Description
Reset
Type
Name
Bit/Field
GPTM Timer A Match Raw Interrupt
Description
Value
The match value has not been reached.
0
The
TAMIE
bit is set in the
GPTMTAMR
register, and the match
value in the
GPTMTAMATCHR
and (optionally)
GPTMTAPMR
registers have been reached when configured in one-shot or
periodic mode.
1
This bit is cleared by writing a 1 to the
TAMCINT
bit in the
GPTMICR
register.
0
RO
TAMRIS
4
GPTM RTC Raw Interrupt
Description
Value
The RTC event has not occurred.
0
The RTC event has occurred.
1
This bit is cleared by writing a 1 to the
RTCCINT
bit in the
GPTMICR
register.
0
RO
RTCRIS
3
GPTM Timer A Capture Mode Event Raw Interrupt
Description
Value
The capture mode event for Timer A has not occurred.
0
A capture mode event has occurred for Timer A. This interrupt
asserts when the subtimer is configured in Input Edge-Time
mode.
1
This bit is cleared by writing a 1 to the
CAECINT
bit in the
GPTMICR
register.
0
RO
CAERIS
2
GPTM Timer A Capture Mode Match Raw Interrupt
Description
Value
The capture mode match for Timer A has not occurred.
0
A capture mode match has occurred for Timer A. This interrupt
asserts when the values in the
GPTMTAR
and
GPTMTAPR
match the values in the
GPTMTAMATCHR
and
GPTMTAPMR
when configured in Input Edge-Time mode.
1
This bit is cleared by writing a 1 to the
CAMCINT
bit in the
GPTMICR
register.
0
RO
CAMRIS
1
GPTM Timer A Time-Out Raw Interrupt
Description
Value
Timer A has not timed out.
0
Timer A has timed out. This interrupt is asserted when a
one-shot or periodic mode timer reaches it's count limit (0 or
the value loaded into
GPTMTAILR
, depending on the count
direction).
1
This bit is cleared by writing a 1 to the
TATOCINT
bit in the
GPTMICR
register.
0
RO
TATORIS
0
June 18, 2014
998
Texas Instruments-Production Data
General-Purpose Timers