Ethernet Controller Programming Model
MSC8113 Reference Manual, Rev. 0
Freescale Semiconductor
25-95
MIIMSTATR is used by the host to read the fields in the MII Management Indicator Register
(MIIMIND) (scan, not valid, and busy) indicate availability of each read of the scan cycle.
MIIMIND fields (scan, not valid, and busy) indicate the availability of each read of a scan cycle
to the host from MIIMSTATR[PHYS].
MIIMSTATR
MII Management Status Register
Bit 0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
—
—
—
—
—
—
—
—
—
—
—
—
—
—
—
—
Type
R
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
PHYS
Type
R
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Table 25-70. MIIMSTATR Bit Descriptions
Bit
Reset
Description
—
0–15
0
Reserved. Write to zero for future compatibility.
PHYS
16–31
0
PHY Status
Following an MII management read cycle, you can read the 16-bit data from this location. The
default value is 0x0000.
MIIMINDR
MII Management Indicator Register
Bit
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
—
—
—
—
—
—
—
—
—
—
—
—
—
—
—
—
Type
R
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Bit
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
—
—
—
—
—
—
—
—
—
—
—
—
—
NV
SCAN BUSY
Type
R
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Table 25-71. MIIMIND Bit Descriptions
Bit
Reset
Description
Settings
—
0–28
0
Reserved.
NV
29
0
Not Valid
Indicates that the MII management read cycle has not
completed and the read data is not valid.
0
No read cycle or read cycle
complete.
1
Read cycle not complete.
SCAN
30
0
Scan
Indicates that a scan operation (continuous MII management
read cycles) is in progress.
0
No scan cycle.
1
Scan cycle is in progress.
BUSY
31
0
Busy
Indicates that an MII management block is performing an MII
management read or write cycle.
0
No read or write cycle.
1
Read or write cycle is in
progress.
Summary of Contents for MSC8113
Page 1: ...MSC8113 Reference Manual Tri Core 16 Bit Digital Signal Processor MSC8113RM Rev 0 May 2008 ...
Page 20: ...MSC8113 Reference Manual Rev 0 xx Freescale Semiconductor Contents ...
Page 28: ...MSC8113 Reference Manual Rev 0 xxviii Freescale Semiconductor ...
Page 56: ...MSC8113 Reference Manual Rev 0 1 28 Freescale Semiconductor MSC8113 Overview ...
Page 76: ...MSC8113 Reference Manual Rev 0 2 20 Freescale Semiconductor SC140 Core Overview ...
Page 134: ...MSC8113 Reference Manual Rev 0 4 30 Freescale Semiconductor System Interface Unit SIU ...
Page 168: ...MSC8113 Reference Manual Rev 0 6 18 Freescale Semiconductor Boot Program ...
Page 180: ...MSC8113 Reference Manual Rev 0 7 12 Freescale Semiconductor Clocks ...
Page 260: ...MSC8113 Reference Manual Rev 0 8 80 Freescale Semiconductor Memory Map ...
Page 300: ...MSC8113 Reference Manual Rev 0 9 40 Freescale Semiconductor Extended Core ...
Page 304: ...MSC8113 Reference Manual Rev 0 10 4 Freescale Semiconductor MQBus and M2 Memory ...
Page 308: ...MSC8113 Reference Manual Rev 0 11 4 Freescale Semiconductor SQBus ...
Page 590: ...MSC8113 Reference Manual Rev 0 17 46 Freescale Semiconductor Interrupt Processing ...
Page 614: ...MSC8113 Reference Manual Rev 0 18 24 Freescale Semiconductor Debugging ...
Page 622: ...MSC8113 Reference Manual Rev 0 19 8 Freescale Semiconductor Internal Peripheral Bus IPBus ...
Page 724: ...MSC8113 Reference Manual Rev 0 21 32 Freescale Semiconductor UART ...
Page 920: ...MSC8113 Reference Manual Rev 0 25 150 Freescale Semiconductor Ethernet Controller ...
Page 1171: ...MSC8113 Reference Manual Rev 0 Freescale Semiconductor C 61 EF wait_rts P 01077FFC 9F rts 71 ...
Page 1172: ...MSC8113 Reference Manual Rev 0 C 62 Freescale Semiconductor MSC8113 Boot Code ...
Page 1202: ...MSC8113 Reference Manual Rev 0 Index 30 Freescale Semiconductor Index ...