MSC8113 Reference Manual, Rev. 0
9-22
Freescale Semiconductor
Extended Core
DBR[0–3]
Data Area Register 0–3
(DBR0) 0x00F0FFA0
(DBR1) 0x00F0FFA4
(DBR2) 0x00F0FFA8
(DBR3) 0x00F0FFAC
Bit
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
BASE 31–16
Type
R/W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Bit
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
GBL
IMM
—
—
EN
RV
SIZE
BASE 15–8
Type
R/W
Reset
1
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Table 9-12. DBRx Bit Descriptions
Name
Reset
Description
Settings
BASE
0–15
0
Base Address 31–16
The area base address.
See Section 9.3.7, Setting a Data Area, on
page 9-15.
GBL
16
1
Global
Determines whether a memory area is
non-global or global. This bit is usually used for
data cache coherency.
0
Non-global.
1
Global.
IMM
17–18
00
Immediate
Define the immediate access to the area,
forcing in-order execution of writes. The write
can be with or without a freeze to the SC140
core.
00 Regular write through write buffer
01 Write immediate
10 Write immediate with no freeze
11 Reserved
—
19–20
0
Reserved. Write to zero for future compatibility.
EN
21
0
Enable Operation
Enables/disables this area register operation.
0
Disable operation.
1
Enable operation.
RV
22
0
Reverse Bit
Defines a non-immediate (or non-global)
memory slice within an immediate (or global)
area. If a memory area matches 2 areas, the
area with RV bit = 1 dominates the definition of
global and immediate behavior
When the area definition is reversed and
comes with flag IMM = 1, it indicates that the
area is defined as non-immediate. If comes
with GBL=1, indicates that the area is defined
as non-global.
0
Normal area definition.
1
Reverse the area definition.
SIZE
23
0
Size Indication
Indicates whether the size is 256 bytes or not.
0
Size is other than 256 bytes.
1
Size is 256 bytes.
BASE
24–31
0
Base Address 15–8
The area base address.
Summary of Contents for MSC8113
Page 1: ...MSC8113 Reference Manual Tri Core 16 Bit Digital Signal Processor MSC8113RM Rev 0 May 2008 ...
Page 20: ...MSC8113 Reference Manual Rev 0 xx Freescale Semiconductor Contents ...
Page 28: ...MSC8113 Reference Manual Rev 0 xxviii Freescale Semiconductor ...
Page 56: ...MSC8113 Reference Manual Rev 0 1 28 Freescale Semiconductor MSC8113 Overview ...
Page 76: ...MSC8113 Reference Manual Rev 0 2 20 Freescale Semiconductor SC140 Core Overview ...
Page 134: ...MSC8113 Reference Manual Rev 0 4 30 Freescale Semiconductor System Interface Unit SIU ...
Page 168: ...MSC8113 Reference Manual Rev 0 6 18 Freescale Semiconductor Boot Program ...
Page 180: ...MSC8113 Reference Manual Rev 0 7 12 Freescale Semiconductor Clocks ...
Page 260: ...MSC8113 Reference Manual Rev 0 8 80 Freescale Semiconductor Memory Map ...
Page 300: ...MSC8113 Reference Manual Rev 0 9 40 Freescale Semiconductor Extended Core ...
Page 304: ...MSC8113 Reference Manual Rev 0 10 4 Freescale Semiconductor MQBus and M2 Memory ...
Page 308: ...MSC8113 Reference Manual Rev 0 11 4 Freescale Semiconductor SQBus ...
Page 590: ...MSC8113 Reference Manual Rev 0 17 46 Freescale Semiconductor Interrupt Processing ...
Page 614: ...MSC8113 Reference Manual Rev 0 18 24 Freescale Semiconductor Debugging ...
Page 622: ...MSC8113 Reference Manual Rev 0 19 8 Freescale Semiconductor Internal Peripheral Bus IPBus ...
Page 724: ...MSC8113 Reference Manual Rev 0 21 32 Freescale Semiconductor UART ...
Page 920: ...MSC8113 Reference Manual Rev 0 25 150 Freescale Semiconductor Ethernet Controller ...
Page 1171: ...MSC8113 Reference Manual Rev 0 Freescale Semiconductor C 61 EF wait_rts P 01077FFC 9F rts 71 ...
Page 1172: ...MSC8113 Reference Manual Rev 0 C 62 Freescale Semiconductor MSC8113 Boot Code ...
Page 1202: ...MSC8113 Reference Manual Rev 0 Index 30 Freescale Semiconductor Index ...