TDM Programming Model
MSC8113 Reference Manual, Rev. 0
Freescale Semiconductor
20-49
Table 20-15 describes the RNCF valid value as a function of the RTSAL[0–1] field.
TDMxTFP defines the TDMx transmit frame parameters.
Table 20-15. RNCF[7–0] Valid Values
RTSAL[1–0]
Number of
Active Links
RNCF[7–0]
Suffix
Valid Value of RNCF
00
1
xxxxxxx1
The total number of channels must have a granularity of two.
01
2
xxxxxx11
The total number of channels must have a granularity of four.
10
Reserved.
11
4
xxxxx111
The total number of channels must have a granularity of eight.
TDMxTFP
TDMx Transmit Frame Parameters
Bit
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
—
TNCF
Type
R/W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Bit
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
—
TCDBL
—
TCS
TT1
TUBM
Type
R/W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Table 20-16. TDMxTFP Bit Descriptions
Name
Reset
Description
Settings
—
0–7
0
Reserved. Write to zero for future compatibility.
TNCF
8–15
0
Transmit Number of Channels in a TDM Frame
Specifies the total number of channels that are transmitted in
the TDM modules. One TDM frame contains 2–256
channels.
Notes: 1.
TNCF[8–15] = (number of channels that
transmit on one active link)
×
(number of active
data links) – 1. the number of active data links
is specified in the RTSAL field.
2.
If TCDBL field is cleared, the minimum number
of channels is limit. The minimum transmit
number of channels is 128 / (transmit channel
size) + 2. for example if the transmit channel
size is 16 bits then the transmit TDM frame
should contain at least 10 channels.
The number of active data links is specified in the RTSAL
field. Table 20-17 describes the TNCF valid value as a
function of the TDMxGIR[RTSAL] field (Receive and
Transmit Sharing and Active Links). For details, see Section
20.2.4.
0x00 Reserved.
0x01
2 Transmit channels.
0x02 Reserved.
0x03
4 Transmit channels.
0x04 Reserved.
.
.
.
0xFE Reserved.
0xFF
256 Transmit channels.
The even values are reserved.
—
16–20
0
Reserved. Write to zero for future compatibility.
Summary of Contents for MSC8113
Page 1: ...MSC8113 Reference Manual Tri Core 16 Bit Digital Signal Processor MSC8113RM Rev 0 May 2008 ...
Page 20: ...MSC8113 Reference Manual Rev 0 xx Freescale Semiconductor Contents ...
Page 28: ...MSC8113 Reference Manual Rev 0 xxviii Freescale Semiconductor ...
Page 56: ...MSC8113 Reference Manual Rev 0 1 28 Freescale Semiconductor MSC8113 Overview ...
Page 76: ...MSC8113 Reference Manual Rev 0 2 20 Freescale Semiconductor SC140 Core Overview ...
Page 134: ...MSC8113 Reference Manual Rev 0 4 30 Freescale Semiconductor System Interface Unit SIU ...
Page 168: ...MSC8113 Reference Manual Rev 0 6 18 Freescale Semiconductor Boot Program ...
Page 180: ...MSC8113 Reference Manual Rev 0 7 12 Freescale Semiconductor Clocks ...
Page 260: ...MSC8113 Reference Manual Rev 0 8 80 Freescale Semiconductor Memory Map ...
Page 300: ...MSC8113 Reference Manual Rev 0 9 40 Freescale Semiconductor Extended Core ...
Page 304: ...MSC8113 Reference Manual Rev 0 10 4 Freescale Semiconductor MQBus and M2 Memory ...
Page 308: ...MSC8113 Reference Manual Rev 0 11 4 Freescale Semiconductor SQBus ...
Page 590: ...MSC8113 Reference Manual Rev 0 17 46 Freescale Semiconductor Interrupt Processing ...
Page 614: ...MSC8113 Reference Manual Rev 0 18 24 Freescale Semiconductor Debugging ...
Page 622: ...MSC8113 Reference Manual Rev 0 19 8 Freescale Semiconductor Internal Peripheral Bus IPBus ...
Page 724: ...MSC8113 Reference Manual Rev 0 21 32 Freescale Semiconductor UART ...
Page 920: ...MSC8113 Reference Manual Rev 0 25 150 Freescale Semiconductor Ethernet Controller ...
Page 1171: ...MSC8113 Reference Manual Rev 0 Freescale Semiconductor C 61 EF wait_rts P 01077FFC 9F rts 71 ...
Page 1172: ...MSC8113 Reference Manual Rev 0 C 62 Freescale Semiconductor MSC8113 Boot Code ...
Page 1202: ...MSC8113 Reference Manual Rev 0 Index 30 Freescale Semiconductor Index ...