MSC8113 Reference Manual, Rev. 0
20-60
Freescale Semiconductor
TDM Interface
TDMxRIER has the same bit format as the TDMxRER registers. If an RIER bit is clear, the
corresponding event in the TDMxRER registers is masked (see page 20-65).
Table 20-30. TDMxTCPRn Bit Descriptions
Name
Reset
Description
Settings
TACT
0
—
Transmit Channel Active
Set when the transmit channel n is active.
0
The channel is non-active.
1
The channel is active.
TCONV
1–2
—
Transmit Channel Convert
Determines the type of the transmit channel n: Transparent,
A-law, or
μ
-Law.
00 Transmit channel n is a
transparent channel.
01 Transmit channel n is a
μ
-Law
channel.
10 Transmit channel n is an
A-Law channel.
11 Reserved.
—
3–7
—
Reserved. Write to zero for future compatibility.
TCDBA
8–31
—
Transmit Channel Data Buffer Base Address
Determines the offset of the transmit data buffer n base
address from the Transmit Global Base Address (TGBA).
The TCDBA value should be 16 byte aligned; that is, the four
LSB should be clear. For details, see Section 20.2.6.2.
0x000000–0xFFFFF0.
TDMxRIER
TDMx Receive Interrupt Enable Register
Bit
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
—
Type
R/W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Bit
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
—
RSEEE OLBEE RFTEE RSTEE
Type
R/W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Table 20-31. TDMxRIER Bit Descriptions
Name
Reset
Description
Settings
—
0–27
0
Reserved. Write to zero for future compatibility.
RSEEE
28
0
Receive Sync Error Event Enable
Enable assertion of the receive error interrupt when the
Receive Sync Error (RSE) bit is set (see page 20-65).
0
Receive sync error is masked.
1
Receive sync error is enabled.
OLBEE
29
0
Overrun Local Buffer Event Enable
Enable assertion of an interrupt when the Overrun Local
Buffer Event (OLBE) bit is set (see page 20-65).
0
Overrun Local buffer event is
masked.
1
Overrun Local buffer event is
enabled.
RFTEE
30
0
Receive First Threshold Event Enable
Enable assertion of the receive first threshold interrupt
when the Receive First threshold Event (RFTE) bit is set
(see page 20-65).
0
Receive first threshold interrupt is
disabled.
1
Receive first threshold interrupt is
enabled.
Summary of Contents for MSC8113
Page 1: ...MSC8113 Reference Manual Tri Core 16 Bit Digital Signal Processor MSC8113RM Rev 0 May 2008 ...
Page 20: ...MSC8113 Reference Manual Rev 0 xx Freescale Semiconductor Contents ...
Page 28: ...MSC8113 Reference Manual Rev 0 xxviii Freescale Semiconductor ...
Page 56: ...MSC8113 Reference Manual Rev 0 1 28 Freescale Semiconductor MSC8113 Overview ...
Page 76: ...MSC8113 Reference Manual Rev 0 2 20 Freescale Semiconductor SC140 Core Overview ...
Page 134: ...MSC8113 Reference Manual Rev 0 4 30 Freescale Semiconductor System Interface Unit SIU ...
Page 168: ...MSC8113 Reference Manual Rev 0 6 18 Freescale Semiconductor Boot Program ...
Page 180: ...MSC8113 Reference Manual Rev 0 7 12 Freescale Semiconductor Clocks ...
Page 260: ...MSC8113 Reference Manual Rev 0 8 80 Freescale Semiconductor Memory Map ...
Page 300: ...MSC8113 Reference Manual Rev 0 9 40 Freescale Semiconductor Extended Core ...
Page 304: ...MSC8113 Reference Manual Rev 0 10 4 Freescale Semiconductor MQBus and M2 Memory ...
Page 308: ...MSC8113 Reference Manual Rev 0 11 4 Freescale Semiconductor SQBus ...
Page 590: ...MSC8113 Reference Manual Rev 0 17 46 Freescale Semiconductor Interrupt Processing ...
Page 614: ...MSC8113 Reference Manual Rev 0 18 24 Freescale Semiconductor Debugging ...
Page 622: ...MSC8113 Reference Manual Rev 0 19 8 Freescale Semiconductor Internal Peripheral Bus IPBus ...
Page 724: ...MSC8113 Reference Manual Rev 0 21 32 Freescale Semiconductor UART ...
Page 920: ...MSC8113 Reference Manual Rev 0 25 150 Freescale Semiconductor Ethernet Controller ...
Page 1171: ...MSC8113 Reference Manual Rev 0 Freescale Semiconductor C 61 EF wait_rts P 01077FFC 9F rts 71 ...
Page 1172: ...MSC8113 Reference Manual Rev 0 C 62 Freescale Semiconductor MSC8113 Boot Code ...
Page 1202: ...MSC8113 Reference Manual Rev 0 Index 30 Freescale Semiconductor Index ...